### **Features** - Small 16-pin SOIC or micro-leadframe package - MLP package printed-circuit board footprint is 60 percent smaller than the SOIC version, 40 percent smaller than fourth generation EMR solutions. - · Monolithic IC reliability - · Low, matched RON - · Eliminates the need for zero-cross switching - Flexible switch timing for transition from ringing mode to idle/talk mode. - · Clean, bounce-free switching - Tertiary protection consisting of integrated current limiting, thermal shutdown for SLIC protection - 5 V operation with power consumption < 10 mW</li> - · Intelligent battery monitor - Latched logic-level inputs, no external drive circuitry required - SOIC package pin-compatible with Legerity product ## **Applications** - Central office (CO) - Digital Loop Carrier (DLC) - PBX Systems - Digitally Added Main Line (DAML) - Hybrid Fiber Coax (HFC) - Fiber in the Loop (FITL) - Pair Gain System - Channel Banks ## **Description** The CPC7581 is a monolithic solid-state four-pole switch in a 16-pin package. It provides the necessary functions to replace a 2-Form-C electromechanical relay on traditional analog and integrated voice and data (IVD) line cards found in central office, access, and PBX equipment. The CPC7581 contains solid-state switches for tip and ring lead line break and ringing injection/ringing return. The device requires only a +5 V supply and offers break-before-make and make-before-break operation using simple logic-level inputs. The CPC7581xA versions include an SCR that provides protection to the SLIC and subsequent circuitry during a fault condition. The CPC7581xC versions are functionally identical to the CPC7581xA versions, but with higher SCR hold current. ## **Ordering Information** Specify CPC7581Bx for SOIC package in tubes. Specify CPC7581Mx for MLP package in tubes. Add -TR to the part number for tape and reel packaging. | Part Number | Description | |-------------|-----------------------------------------------------------------------------| | CPC7581xA | Four-pole with protection SCR, tubed | | CPC7581xB | Four-pole without protection SCR, tubed | | CPC7581xC | Four-pole with protection SCR and higher protection SCR hold current, tubed | Figure 1. CPC7581 Block Diagram ## CPC7581 | 1 Specifications | 3 | |----------------------------------------------------------------|----| | 1.1 Package Pinout | 3 | | 1.2 Pinout | 3 | | 1.3 Absolute Maximum Ratings (at 25° C) | 4 | | 1.4 Electrical Characteristics, TA = -40° C to +85° C | 4 | | 1.4.1 Power Supply Specifications. | 4 | | 1.4.2 Break Switches, SW1 and SW2 | 4 | | 1.4.3 Ringing Return Switch, SW3. | 5 | | 1.4.4 Ringing Switch, SW4 | 6 | | 1.5 Additional Electrical Characteristics | / | | 1.6 Protection Circuitry Electrical Specifications | | | 1.7 Truth Table | 9 | | 2 Functional Description | ^ | | 2.1 Introduction | 9 | | | | | 2.2 Switch Logic | | | 2.2.1 Make-Before-Break Operation (Ringing to Talk Transition) | 0 | | 2.2.2 Break-Before-Make Operation (Ringing to Talk Transition) | U | | 2.4 T <sub>SD</sub> | | | | | | 2.5 Ringing Switch Zero-Cross Current Turn Off | | | 2.6 Power Supplies | | | 2.7 Battery Voltage Monitor | | | 2.8 Protection | | | 2.8.1 Diode Bridge/SCR. | .1 | | 2.8.2 Current Limiting function | 2 | | 2.9 External Protection Elements | 2 | | 3 Manufacturing Information | 3 | | 3.1 Mechanical Dimensions | | | 3.1.1 SOIC | | | 3.1.2 MLP | | | 3.2 Printed-Circuit Board Layout | | | 3.2.1 SOIC | | | 3.2.2 MLP | | | 3.3 Tape and Reel Packaging | | | 3.3.1 SOIC | | | 3.3.2 MLP | 15 | | 3.4 Soldering | 16 | | 3.4.1 Moisture Reflow Sensitivity | 6 | | 3.4.2 Reflow Profile | 6 | ## 1. Specifications # 1.1 Package Pinout CPC7581 ## 1.2 Pinout | Pin | Name | Description | |-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | F <sub>GND</sub> | Fault ground | | 2 | T <sub>BAT</sub> | Connect to tip on SLIC side | | 3 | T <sub>LINE</sub> | Connect to tip on line side | | 4 | NC | Not connected | | 5 | NC | Not connected | | 6 | T <sub>RINGING</sub> | Connect to ringing generator return | | 7 | V <sub>DD</sub> | +5 V supply | | 8 | T <sub>SD</sub> | Temperature shutdown pin. Bi-directional I/O with internal pullup to V <sub>DD</sub> . Output function indicates status of thermal shutdown circuitry. Input function can be used to set the all-off mode using an open-drain or open-collector type output. | | 9 | D <sub>GND</sub> | Digital ground | | 10 | IN <sub>RINGING</sub> | Logic-level switch control input | | 11 | LATCH | Data latch control, active high, transparent low | | 12 | R <sub>RINGING</sub> | Connect to ringing generator current limiting resistor | | 13 | NC | Not connected | | 14 | R <sub>LINE</sub> | Connect to ring on the line side | | 15 | R <sub>BAT</sub> | Connect to ring on the SLIC side | | 16 | V <sub>BAT</sub> | Battery voltage supply. Must be capable of sourcing the trigger current for proper operation of the protection SCR. | Rev. 3.0 12/6/2002 www.clare.com 3 # 1.3 Absolute Maximum Ratings (at 25° C) | Parameter | Minimum | Maximum | Unit | |-----------------------------------------------|---------|-----------------------|------| | Operating temperature | -40 | +110 | °C | | Storage temperature | -40 | +150 | °C | | Operating relative humidity | 5 | 95 | % | | Pin soldering temperature (10 seconds max) | - | +220 | °C | | +5 V power supply | -0.3 | 7 | V | | Battery Supply | - | -85 | V | | Logic input voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | Logic input to switch output isolation | - | 330 | V | | Switch open contact isolation (SW1, SW2, SW3) | - | 330 | V | | Switch open contact isolation (SW4) | - | 480 | V | Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this data sheet is not implied. Exposure of the device to the absolute maximum ratings for an extended period may degrade the device and affect its reliability. #### 1.4.1 Power Supply Specifications | Supply | Minimum | Typical | Maximum | Unit | |--------------------|---------|---------|---------|------| | $V_{DD}$ | +4.5 | +5.0 | +5.5 | V | | V <sub>BAT</sub> 1 | -19 | • | -72 | V | <sup>&</sup>lt;sup>1</sup>V<sub>BAT</sub> is used only for internal protection circuitry. If V<sub>BAT</sub> rises above -10 V, the device will enter the all-off state and will remain in the all-off state until the battery drops below -15 V. ## 1.4 Electrical Characteristics, $T_A = -40^{\circ} \text{ C to } +85^{\circ} \text{ C}$ Unless otherwise specified, minimum and maximum values are production testing requirements. Typical values are characteristic of the device and are the result of engineering evaluations. Typical values are provided for information purposes only and are not part of the testing requirements. # ESD Rating (Human Body Model) 1000 V #### 1.4.2 Break Switches, SW1 and SW2 | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | | | |-------------------------|----------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------|-----|---|----| | Off-state leakage curre | ff-state leakage current | | | | | | | | | | +25° C | V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V | | | 0.1 | | | | | | | +85° C | V <sub>SW</sub> (differential) = -330 V to gnd<br>V <sub>SW</sub> (differential) = +270 V to -60 V | I <sub>SW</sub> | I <sub>SW</sub> | I <sub>SW</sub> | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V | | | 0.1 | | | | | | | R <sub>ON</sub> | | | | | | | | | | | +25° C | L _ 10 mA 140 mA B and | | | 14.5 | - | | | | | | +85° C | $I_{SW}$ = ±10 mA, ±40 mA, $R_{BAT}$ and $T_{BAT}$ = -2 V | R <sub>ON</sub> | - | 20.5 | 28 | | | | | | -40° C | IBAT2 V | | | 10.5 | - | Ω | | | | | R <sub>ON</sub> match | Per on-resistance test condition of SW1, SW2. Magnitude R <sub>ON</sub> SW1-R <sub>ON</sub> SW2 | Δ R <sub>ON</sub> | - | 0.15 | 0.8 | | | | | | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | DC current limit | | | | | | | | +25° C | | | - | 300 | - | | | +85° C | $V_{SW}$ (on) = ±10 V | | 80 | 160 | - | mA | | -40° C | | I <sub>SW</sub> | - | 400 | 425 | | | Dynamic current limit (t = <0.5 μs) | Break switches on, all other switches off, apply ±1 kV at 10/1000 μs pulse, with appropriate protection in place. | - '3\\ | - | 2.5 | - | А | | Logic input to switch | output isolation | 1 | | | ' | | | +25° C | V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ ( $T_{LINE}$ , $R_{LINE}$ ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | | 200 | - | V/µs | ## 1.4.3 Ringing Return Switch, SW3 | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | | | | | | | | |-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|----------|-------------|----------|----------|----------|----------|----------|---|-----|---|----| | Off-state leakage curr | ent | | | | | | | | | | | | | | | +25° C | V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V | I <sub>SW</sub> | | 0.1 | | | | | | | | | | | | +85° C | V <sub>SW</sub> (differential) = -330 V to gnd<br>V <sub>SW</sub> (differential) = +270 V to -60 V | | I <sub>SW</sub> - | 0.3 | 1 | μΑ | | | | | | | | | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V | | | 0.1 | | | | | | | | | | | | R <sub>ON</sub> | | | 1 | | | | | | | | | | | | | +25° C | | | | 60 | - | | | | | | | | | | | +85° C | $I_{SW}$ (on) = ±0 mA, ±10 mA | $R_{ON}$ | - | 85 | 100 | $\Omega$ | | | | | | | | | | -40° C | | | | 45 | - | | | | | | | | | | | DC current limit | | | | | | | | | | | | | | | | +25° C | | | - | 135 | 85<br>210 - | | | | | | | | | | | +85° C | $V_{SW}$ (on) = ±10 V | I <sub>SW</sub> | 70 | 85 | | mA | | | | | | | | | | -40° C | | | - | 210 | | | | | | | | | | | | Dynamic current limit (t = <0.5 μs) | Ringing switches on, all other switches off, apply $\pm 1$ kV at 10/1000 $\mu s$ pulse, with appropriate protection in place. | OW | | 2.5 | | Α | | | | | | | | | | Logic input to switch | output isolation | | | | | | | | | | | | | | | +25° C | $V_{SW}$ ( $T_{RINGING}$ , $T_{LINE}$ ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | | | | | | | | | +85° C | V <sub>SW</sub> (T <sub>RINGING</sub> , T <sub>LINE</sub> ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> | $I_{SW}$ - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (T <sub>RINGING</sub> , T <sub>LINE</sub> ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | | | | | | | | | dv/dt sensitivity | - | - | | 200 | - | V/µs | | | | | | | | | ## 1.4.4 Ringing Switch, SW4 | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|---------|---------|------| | Off-state leakage curre | nt | | | | | | | +25° C | $V_{SW}$ (differential) = -255 V to +210 V $V_{SW}$ (differential) = +255 V to -210 V | | | 0.05 | | | | +85° C | $V_{SW}$ (differential) = -270 V to +210 V $V_{SW}$ (differential) = +270 V to -210 V | I <sub>SW</sub> | | 0.1 | 1 | μΑ | | -40° C | $V_{SW}$ (differential) = -245 V to +210 V $V_{SW}$ (differential) = +245 V to -210 V | | | 0.05 | | | | On Voltage | I <sub>SW</sub> (on) = ± 1 mA | - | | 1.5 | 3 | V | | Ringing generator current to ground during ringing | V <sub>DD</sub> = 5 V, IN <sub>RINGING</sub> = 0 | I <sub>RINGING</sub> | - | 0.1 | 0.25 | mA | | On steady-state current* | Inputs set for ringing mode | I <sub>SW</sub> | | - | 150 | mA | | Surge current* | Ringing switches on, all other switches off, apply $\pm 1$ kV at $10/1000~\mu s$ pulse, with appropriate protection in place. | - | | - | 2 | А | | Release current | - | I <sub>RINGING</sub> | | 300 | - | μΑ | | R <sub>ON</sub> | $I_{SW}$ (on) = ±70 mA, ±80 mA | R <sub>ON</sub> | | 10 | 15 | Ω | | Logic input to switch o | utput isolation | | | | | | | +25° C | $V_{SW}$ (R <sub>RINGING</sub> , R <sub>LINE</sub> ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | $V_{SW}$ (R <sub>RINGING</sub> , R <sub>LINE</sub> ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> - | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ (R <sub>RINGING</sub> , R <sub>LINE</sub> ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | | 200 | - | V/µs | | *Secondary protection and r | inging source current limiting must prevent exce | eeding this paran | neter. | | " | | ## 1.5 Additional Electrical Characteristics | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------------|--------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | Digital input characteri | stics | | | | 1 | | | Input low voltage | - | $V_{IL}$ | - | 2.2 | 1.5 | V | | Input high voltage | - | V <sub>IH</sub> | 3.5 | 2.3 | - | V | | Input leakage current (high) | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IH</sub> = 5 V | I <sub>IH</sub> | - | 0.1 | 1 | | | Input leakage current (low) | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IL</sub> = 0 V | I <sub>IL</sub> | - | 0.1 | 1 | μΑ | | Power requirements | | | | | | | | Power consumption in talk and all-off states | $V_{DD} = 5 \text{ V}, V_{BAT} = -48 \text{ V}, \text{ measure } I_{DD}$ | Р | - | 5.5 | 10 | mW | | Power consumption in ringing state | and I <sub>BAT</sub> | ۲ | | 6.5 | 10 | mW | | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------------------|--------------------------------------------------|------------------|---------|---------|---------|------| | V <sub>DD</sub> current in talk and all-off states | | I | - | 1.1 | 2.0 | mΛ | | V <sub>DD</sub> current in ringing state | V <sub>DD</sub> = 5 V, V <sub>BAT</sub> = -48 V | I <sub>DD</sub> | - | 1.3 | 2.0 | mA | | V <sub>BAT</sub> current in any state | | I <sub>BAT</sub> | - | 0.1 | 10 | μΑ | | Temperature Shutdown | Requirements (temperature shutdow | n flag is active | low) | | | | | Shutdown activation temperature | | | 110 | 125 | 150 | 90 | | Shutdown circuit hysteresis | - | - | 10 | - | 25 | °C | | Temperature shutdown requi | irements are not production tested, but rather g | uaranteed by des | sign. | | I | | Rev. 3.0 12/6/2002 www.clare.com 7 ## **1.6 Protection Circuitry Electrical Specifications** | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | | | | | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------|-----------------------------------------|---------------------|------|--|---|-------------------|--|----| | Parameters Related to | the Diodes in the Diode Bridge | | | | | | | | | | | | Voltage drop at<br>continuous current (50/<br>60 Hz) | Apply ± dc current limit of break switches | Forward<br>Voltage | - | 2.1 | 3 | V | | | | | | | Voltage drop at surge current | Apply ± dynamic current limit of break switches | Forward<br>Voltage | - | 5 | - | | | | | | | | Parameters Related to | the Protection SCR | | | | | | | | | | | | Surge current | | - | | - | * | Α | | | | | | | Trigger current (+25° C) | | I <sub>TRIG</sub> | | 60<br>(CPC7581xA)<br>70<br>(CPC7581xC) | | | | | | | | | Trigger current (+85° C) | - | TRIG 35 (CPC7581xA) 40 (CPC7581xC) 110 (CPC7581xA) 135 (CPC7581xC) | | | 2 | | | - | (CPC7581xA)<br>40 | | mA | | Hold current (+25° C) | | | | 111/1 | | | | | | | | | Hold current (+85° C) | | HOLD | 110 | 70<br>(CPC7581xA)<br>115<br>(CPC7581xC) | | | | | | | | | Gate trigger voltage | I <sub>GATE</sub> = I <sub>TRIGGER</sub> ** | V <sub>TBAT</sub> or<br>V <sub>RBAT</sub> | V <sub>BAT</sub> -4 | - | V <sub>BAT</sub> -2 | V | | | | | | | Reverse leakage current | V <sub>BAT</sub> = -48 V | I <sub>VBAT</sub> | - | - | 1.0 | μΑ | | | | | | | O | 0.5 A, t = 0.5 ms | V <sub>TBAT</sub> or | - | -3 | - | V | | | | | | | On-state voltage | 2.0 A, t = 0.5 ms | V <sub>RBAT</sub> - | - | -5 | - | V | | | | | | | *Passes GR1089 and ITU-T K.20 w | 2.0 A, t = 0.5 ms ifth appropriate secondary protection in place. I <sub>TRIGGER</sub> for the internal SCR to activate. | V <sub>RBAT</sub> | - | -5 | - | V | | | | | | #### 1.7 Truth Table | State | IN <sub>RINGING</sub> | Latch | T <sub>SD</sub> <sup>1</sup> | Break<br>Switches | Ringing Switches | |---------|-----------------------|-------------|------------------------------|-------------------|------------------| | Talk | 0 | 0 | 1 or floating | On | Off | | Ringing | 1 | U | | Off | On | | Latched | X | 1 Unchanged | | | anged | | All-Off | Х | X | 0 <sup>2</sup> | Off | Off | <sup>1</sup>The thermal shutdown mechanism is active with $T_{\text{SD}}$ either floating or equal to 5 V. It cannot be disabled. ## 2. Functional Description #### 2.1 Introduction The CPC7581 has three states: - **Talk**. Line break switches SW1 and SW2 closed, ringing switches SW3 and SW4 open. - Ringing. Ringing switches SW3 and SW4 closed, line break switches SW1 and SW2 open. - · All-off. All switches open. See "Truth Table" on page 9 for more information. The CPC7581 offers break-before-make and make-before-break switching from the ringing state to the talk state with simple logic-level input control. Solid-state switch construction means no impulse noise is generated when switching during ring cadence or ring trip, eliminating the need for external zero-cross switching circuitry. State control is via logic-level input so no additional driver circuitry is required. The line break switches SW1 and SW2 are linear switches that have exceptionally low $\rm R_{ON}$ and excellent matching characteristics. The ringing switch SW4 has a breakdown voltage rating of 480 V. This is sufficiently high, with proper protection, to prevent breakdown in the presence of a transient fault condition (i.e., passing the transient on to the ringing generator). Integrated into the CPC7581 is a over voltage clamping circuit, active current limiting, and a thermal shutdown mechanism to provide protection to the SLIC device during a fault condition. Positive and negative surges are reduced by the current limiting circuitry and hazardous potentials are steered to ground via diodes and, in CPC7581xA and CPC7581xC parts, an integrated SCR. Power-cross potentials are also reduced by the current limiting and thermal shutdown circuits. To protect the CPC7581 from an overvoltage fault condition, the use of a secondary protector is required. The secondary protector must limit the voltage seen at the tip and ring terminals to a level below the maximum breakdown voltage of the switches. To minimize the stress on the solid-state contacts, use of a foldback or crowbar type secondary protector is recommended. With proper selection of the secondary protector, a line card using the CPC7581 will meet all relevant ITU, LSSGR, TIA/EIA and IEC protection requirements. The CPC7581 operates from a +5 V supply only. This gives the device extremely low idle and active power consumption and allows use with virtually any range of battery voltage. Battery voltage is also used by the CPC7581 as a reference for the integrated protection circuit. In the event of a loss of battery voltage, the CPC7581 enters the all-off state. ## 2.2 Switch Logic The CPC7581 provides, when switching from the ringing state to the talk state, the ability to control the release timing of the ringing switches SW3 and SW4 relative to the state of the line break switches SW1 and SW2 using simple logic-level input. This is called make-before-break or break-before-make operation. When the line break switch contacts (SW1 and SW2) are closed (or made) before the ringing switch contacts (SW3 and SW4) are opened (or broken), this is called make-before-break operation. Break-before-make operation occurs when the ringing contacts <sup>&</sup>lt;sup>2</sup>Forcing T<sub>SD</sub> to ground overrides the logic input pins and forces an all-off state. (SW3 and SW4) are opened (broken) before the line break contacts (SW1 and SW2) are closed (made). the operational sequence shown in "Make-Before-Break Operation (Ringing to Talk Transition)" on page 10 to occur. To use make-before-break ringing switch release timing, assert IN<sub>RINGING</sub> during ringing. This causes #### 2.2.1 Make-Before-Break Operation (Ringing to Talk Transition) | State | IN <sub>RINGING</sub> | Latch | T <sub>SD</sub> | Timing | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | |---------------------------|-----------------------|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------|----------------------------| | Ringing | 1 | | | - | Off | On | On | | Make-<br>before-<br>break | 0 | 0 | 1 or<br>Floating | SW4 waiting for next zero-current crossing to turn off. Maximum time is one-half of the ringing cycle. In this transition state, current that is limited to the dc break switch current limit value will be sourced from the ring node of the SLIC. | On | Off | On | | Talk | 0 | | | Zero-cross current has occurred | On | Off | Off | To use break-before-make ringing switch release timing, assert $T_{SD}$ during ringing. This causes the operational sequence shown in "Break-Before-Make Operation (Ringing to Talk Transition)" on page 10 to occur. #### 2.2.2 Break-Before-Make Operation (Ringing to Talk Transition) | State | IN <sub>RINGING</sub> | Latch | T <sub>SD</sub> | Timing | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | |---------|-----------------------|-------|-----------------|----------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------|----------------------------| | Ringing | 1 | | 1 or floating | - | Off | On | On | | All-off | 1 | 0 | 0 | Hold this state for one-half of the ringing cycle. SW4 waiting for zero current to turn off. | Off | Off | On | | All-off | 1 | | | | Zero current has occurred. SW4 has opened | Off | Off | | Talk | 0 | | 1 or floating | Release break switches | On | Off | Off | Logic states and explanations are given in "Truth Table" on page 9. 2.3 Data Latch The CPC7581 has an integrated data latch. The latch operation is controlled by logic-level input pin 11 (LATCH). The data input of the latch is pin 10 (IN<sub>RINGING</sub>), while the output of the data latch is an internal node used for state control. When the LATCH control pin is at logic 0, the data latch is transparent and data control signals flow directly through to state control. A change in input will be reflected in a change is switch state. When the LATCH control pin is at logic 1, the data latch is active and a change in input control will not affect switch state. The switches will remain in the position they were in when the LATCH changed from logic 0 to logic 1 and will not respond to changes in input as long as the latch is at logic 1. The $T_{SD}$ input is not tied to the data latch. Therefore, $T_{SD}$ is not affected by the LATCH input and the $T_{SD}$ input will override state control. ## 2.4 T<sub>SD</sub> The thermal shutdown mechanism activates when the device die temperature reaches a minimum of 110° C, placing the device in the all-off state regardless of logic input. During thermal shutdown mode, pin 8 ( $T_{SD}$ ) will read a nominal 0 V. Normal output of $T_{SD}$ is typically equal to $V_{DD}$ . If presented with a short duration transient such as a lightning event, the thermal shutdown feature will typically not activate. But in an extended power-cross event, the device temperature will rise and the thermal shutdown will activate forcing the switches to the all-off state. At this point the current measured through the break switches (SW1 and SW2) will drop to zero. Once the device enters thermal shutdown it will remain in the all-off state until the temperature of the device drops below the de-activation level of the thermal shutdown circuit. This permits the device to return to normal operation. If the transient has not passed, current will flow at the value allowed by the dynamic DC current limiting of the switches and heating will begin again, reactivating the thermal shutdown mechanism. This cycle of entering and exiting the thermal shutdown mode will continue as long as the fault condition persists. If the magnitude of the fault condition is great enough, the external secondary protector could activate and shunt all current to ground. The $T_{SD}$ pin is a pull-up current source with a nominal value of 300 $\mu$ A biased from $V_{DD}$ . For applications using low-voltage logic devices (lower than $V_{DD}$ ), Clare recommends the use of an open-drain type output to control $T_{SD}$ . This avoids sinking the $T_{SD}$ bias current to ground during normal operation when the all-off state is not required. # 2.5 Ringing Switch Zero-Cross Current Turn Off After the application of a logic input to turn SW4 off, the ringing switch is designed to delay the change in state until the next zero-crossing. Once on, the switch requires a zero-current cross to turn off, and therefore should not be used to switch a pure DC signal. The switch will remain in the on state no matter the logic input until the next zero crossing. These switching characteristics will reduce and possibly eliminate overall system impulse noise normally associated with ringing switches. See Clare application note AN-144, Impulse Noise Benefits of Line Card Access Switches for more information. The attributes of ringing switch SW4 may make it possible to eliminate the need for a zerocross switching scheme. A minimum impedance of $300 \Omega$ in series with the ring generator is recommended. ## 2.6 Power Supplies Both a +5 V supply and battery voltage are connected to the CPC7581. CPC7581 switch state control is powered exclusively by the +5 V supply. As a result, the CPC7581 exhibits extremely low power dissipation during both active and all-off states. The battery voltage is not used for switch control but rather as a supply for the integrated secondary protection circuitry. The integrated SCR is designed to trigger when pin 2 ( $T_{BAT}$ ) or pin 15 ( $R_{BAT}$ ) drops 2 to 4 V below the voltage on pin 16 ( $V_{BAT}$ ). This trigger prevents a fault-induced overvoltage event at the $T_{BAT}$ or $R_{BAT}$ nodes. ### 2.7 Battery Voltage Monitor The CPC7581 also uses the $V_{BAT}$ voltage to monitor battery voltage. If system battery voltage is lost, the CPC7581 immediately enters the all-off state. It remains in this state until the battery voltage is restored. The device also enters the all-off state if the system battery voltage rises above -10~V and remains in the all-off state until the battery voltage drops below -15~V. This battery monitor feature draws a small current from the battery (less than 1 $\mu$ A typical) and adds slightly to the device's overall power dissipation. Due to the nature of the internal protection circuitry, the $V_{BAT}$ pin can be biased via potentials applied to $T_{BAT}$ or $R_{BAT}$ . This allows the CPC7581 switches to operate, but offers no transient protection. The supply Voltage applied to VBAT should therefor be the same supply Voltage applied to the line driver device. #### 2.8 Protection #### 2.8.1 Diode Bridge/SCR The CPC7581 uses a combination of current limited break switches, a diode bridge/SCR clamping circuit, and a thermal shutdown mechanism to protect the SLIC device or other associated circuitry from damage during line transient events such as lightning. During a positive transient condition, the fault current is conducted through the diode bridge to ground via $F_{GND}.$ Voltage is clamped to a diode drop above ground. During a negative transient of 2 to 4 V more negative than the battery, the SCR conducts and faults are shunted to $F_{GND}$ via the SCR or the diode bridge. In order for the SCR to crowbar (or foldback), the on voltage (see "Protection Circuitry Electrical Specifications" on page 8) of the SCR must be less negative than the battery reference voltage. If the battery voltage is less negative than the SCR on voltage, or if the V<sub>BAT</sub> supply is unable to source the trigger current, the SCR will not crowbar. For power induction or power-cross fault conditions, the positive cycle of the transient is clamped to a diode drop above ground and the fault current directed to ground. The negative cycle of the transient will cause the SCR to conduct when the voltage exceeds the battery reference voltage by two to four volts, steering the current to ground. Note: The CPC7581xB does not contain the protection SCR. #### 2.8.2 Current Limiting function If a lightning strike transient occurs when the device in the talk state, the current is passed along the line to the integrated protection circuitry and limited by the dynamic current limit response of break switches SW1 and SW2. When a 1000V 10/1000 $\mu$ s pulse (GR-1089-CORE lightning) is applied to the line though a properly clamped external protector, the current seen through the break switches will be a pulse with a typical magnitude of 2.5 A and a duration of less than 0.5 $\mu$ s. If a power-cross fault occurs with the device in the talk state, the current is passed though the break switches SW1 and SW2 on to the integrated protection circuit and is limited by the dynamic DC current limit response of the two break switches. The DC current limit, specified over temperature, is between 80 mA and 425 mA, and the circuitry has a negative temperature coefficient. As a result, if the device is subjected to extended heating due to power cross fault, the measured current through the break switches (SW1 and SW2) will decrease as the device temperature increases. If the device temperature rises sufficiently, the temperature shutdown mechanism will activate and the device will enter the all-off state. #### 2.9 External Protection Elements The CPC7581 requires only overvoltage secondary protection on the loop side of the device. The integrated protection feature described above negates the need for protection on the other (usually SLIC) side. The secondary protector limits voltage transients to levels that do not exceed the breakdown voltage or input-output isolation barrier of the CPC7581. A foldback or crowbar type protector is recommended to minimize stresses on the device. Consult Clare's application note, AN-100, "Designing Surge and Power Fault Protection Circuits for Solid State Subscriber Line Interfaces" for equations related to the specifications of external secondary protectors, fused resistors and PTCs. ## 3. Manufacturing Information ### 3.1 Mechanical Dimensions #### 3.1.1 SOIC #### 3.1.2 MLP Rev. 3.0 12/6/2002 www.clare.com 13 ## 3.2 Printed-Circuit Board Layout #### 3.2.1 **SOIC** # PC Board Pattern (Top View) #### 3.2.2 MLP NOTE: For optimum solder joint size, MLP package printed-circuit board pads should extend no more than .05 mm past the chip post on the short sides, and no more than .025 mm past the chip posts on the long sides. As the metallic pad on the bottom of the MLP package is connected to the substrate of the die, Clare recommends that no printed circuit board traces or vias be placed under this area to maintain minimum creepage and clearance values. ## 3.3 Tape and Reel Packaging ### 3.3.1 SOIC NOTES: 1. ALL DIMENSIONS ARE IN MILLIMETERS AND CARRY TOLERANCES OF EIA STANDARD 481-2. 2. THE TAPE COMPLIES WITH ALL "NOTES" FOR CONSTANT DIMENSIONS LISTED ON PAGE 5 OF EIA-481-2. | A0 = | 6.5 mm | |------|---------| | BO = | 10.3 mm | | K0 = | 2.3 mm | | K1 = | 2.7 mm | #### 3.3.2 MLP NOTES:1. ALL DIMENSIONS ARE IN MILLIMETERS AND CARRY TOLERANCES OF EIA STANDARD 481-2. 2. THE TAPE COMPLIES WITH ALL "NOTES" FOR CONSTANT DIMENSIONS LISTED ON PAGE 5.0 F EIA-481-2. | A0 = | 6.4 mm | |------|--------| | B0 = | 7.4 mm | | K0 = | 1.4 mm | | V1 - | 1.4 mm | Rev. 3.0 12/6/2002 www.clare.com 15 ## 3.4 Soldering #### 3.4.1 Moisture Reflow Sensitivity Clare has characterized the moisture reflow sensitivity of LCAS products using IPC/JEDEC standard J-STD-020A. Moisture uptake from atmospheric humidity occurs by diffusion. During the solder reflow process, in which the component is attached to the PCB, the whole body of the component is exposed to high process temperatures. The combination of moisture uptake and high reflow soldering temperatures may lead to moisture induced delamination and cracking of the component. To prevent this, this component must be handled in accordance with IPC/JEDEC standard J-STD-020A per the labelled moisture sensitivity level (MSL), level 1 for the SOIC package, and level 3 for the MLP package. #### 3.4.2 Reflow Profile The maximum ramp rates, dwell times, and temperatures of the assembly reflow profile should not exceed those specified in IPC standard IPC-9502, table 2. Soldering processes are limited to 220 °C component body temperature. ## 3.5 Washing Clare does not recommend ultrasonic cleaning of LCAS parts. #### For additional information please visit www.clare.com Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surplant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice.