- Advanced LinCMOS<sup>™</sup> Technology
- 8-Bit Analog-to-Digital Converter
- 8-Bit Digital-to-Analog Converter
- Monotonic Over Entire Analog-to-Digital and Digital-to-Analog Conversion Range
- 8-Input Analog Multiplexer With Latched Channel Select
- Programmable Input Range on Two Input Amplifiers
- Interfaces Directly to Many Digital Signal Processors Including the TMS320 Family
- Low-Glitch Impulse at DAC Output
- Built-In Scaling and Level Shifting on Six of the Analog Inputs
- Designed for Servo-Loop Control Systems Including Disk Drives

#### description

The TLC32071 is an analog interface integrated circuit that converts between the analog and digital domains. The device includes an 8-bit voltage-output digital-to-analog converter (DAC), an 8-bit analog-to-digital converter (ADC), an analog input multiplexer with eight analog inputs, an output reference MUX, and a high-speed 8-bit bidirectional data bus that interfaces directly to the TMS320 family of digital signal processors. The reset input (RESET) is used to clear the DAC and control registers. The 8-bit DAC converts digital signals to the equivalent analog values. The DAC is followed by a level shifter, which adjusts the center of the DAC output range to the voltage externally applied to the ANLG COM input. One of three output ranges can be selected by an internal register.

The 8-bit ADC converts any one of eight analog inputs selected by a programmable internal register through an input multiplexer. Six of these have inverting inputs with built-in level shifting so that these six output ranges are centered at the ADC input voltage midpoint. Two of the six inputs have register selectable gains. The first conversion result after selection of one of the six inverting inputs should be discarded as invalid. The two remaining inputs are direct inputs to the ADC multiplexer with output ranges centered at the internal 2.5-V reference (V<sub>ref</sub>). After reset, this reference is available at the REF output. The REF output can also be programmed by an internal control register to provide access to other internal references, any of the analog inputs after scaling and shifting, or the unscaled output of the DAC.

LinCMOS is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





SLAS051-D3973, DECEMBER 1991

# functional block diagram



All resistor values shown are nominal.



SLAS051-D3973, DECEMBER 1991

# equivalents of analog input circuit



<sup>†</sup>  $V_r$  is an internally generated voltage with the following typical values: at range = 1,  $V_r$  = 3.33 V; at range = 1/2,  $V_r$  = 3.75; at range = 1/4,  $V_r$  = 4.167 V.

# equivalent of digital input circuit





# TLC32071 HIGH-SPEED 8-BIT A/D AND D/A CONVERTER WITH 8-CHANNEL MULTIPLEXER SLAS051-D3973, DECEMBER 1991

# **Terminal Functions**

| PIN      |          |     |                                                                                                                                                                                                                                                |
|----------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                    |
| ANAOUT   | 1        | 0   | Analog output. The DAC output with selectable ranges.                                                                                                                                                                                          |
| ANLG COM | 25       | 1   | Analog common. Input for reference voltage for inverting analog inputs.                                                                                                                                                                        |
| ANLG GND | 17       |     | Analog ground. Ground connection associated with ADC, DAC, and other analog circuits.                                                                                                                                                          |
| A0       | 19       | 1   |                                                                                                                                                                                                                                                |
| A1       | 21       | 1   | Inverting analog input with range programmable to 8, 4, or 2 V. This input uses ANLG COM as a signal ground.                                                                                                                                   |
| A2       | 26       | I   |                                                                                                                                                                                                                                                |
| A3       | 22       | 1   |                                                                                                                                                                                                                                                |
| A4 23 I  |          | 1   | Inverting analog Input. This input uses ANLG COM as a signal ground.                                                                                                                                                                           |
| A5       | 24       | 1   |                                                                                                                                                                                                                                                |
| A6       | 18       | 1   | Auxiliary noninverting analog input with input range of 0.5 to 4.5 V. This input uses the internal reference VR2.5                                                                                                                             |
| A7       | 20       | 1   | as a signal ground.                                                                                                                                                                                                                            |
| CSAN     | 3        | 1   | Chip select for writing to the D/A converter and reading the results of an A/D conversion.                                                                                                                                                     |
| CSCNTRL  | 4        | 1   | Chip select for the control register, which selects DAC and ADC ranges and the analog input channel.                                                                                                                                           |
| DEN      | 5        | 1   | Read strobe for the A/D converter output. Output buffers are enabled when this signal is held low.                                                                                                                                             |
| DGTL GND | 16       |     | Digital ground. Ground connection associated with digital data-bus signals and other digital circuits.                                                                                                                                         |
| D7-D0    | 7–1<br>4 | I/O | Bidirectional data bus. This bus is used for writing conversion data to the DAC, writing data to the range/ADC MUX control register or to the REF MUX control register, and for reading the ADC conversion result.                             |
| RESET    | 2        | 1   | Reset. This strobe, when low, clears the range/ADC MUX control register, the REF MUX control register, and the DAC input register. CSCNTRL and CSAN should be held high during a reset operation.                                              |
| REF      | 28       | 0   | 2.5-V reference output. The signal routed to this pin is determined by the contents of an internal register (see CSCNTRL data word description). The internally generated 2.5-V reference may be selected for use in biasing inputs A6 and A7. |
| VDD      | 15       |     | 5-V (digital) supply                                                                                                                                                                                                                           |
| VCC      | 27       |     | 10-V (analog) supply                                                                                                                                                                                                                           |
| WE       | 6        | I   | Write enable. This input is a write strobe for the control registers and the DAC input register. Data is latched on the rising edge of this signal.                                                                                            |



# PRINCIPLES OF OPERATION

## writing control words to the TLC32071

With the  $\overline{\text{CSCNTRL}}$  input low, a control word is written to the TLC32071 by placing data on the D7–D0 inputs and applying a low-going pulse to the write enable input ( $\overline{\text{WE}}$ ). Data is latched on the rising edge of the  $\overline{\text{WE}}$  pulse. The values of D0 and D1 of the control word determine whether the data is latched in the range/ADC MUX control register or the REF MUX register. See Tables 1, 2, 3, and 4 for data-bit formats.

# operation of the ADC channel

Analog-to-digital conversion begins when gain-select and channel-select data word is latched in the range/ADC MUX control register by the rising edge of the WE pulse. This data word controls the state of the range/ADC input multiplexer. After the conversion time, the conversion result may be read by taking the DEN input low while the CSAN input is low. Writing of data to the REF MUX control register (using CSCNTRL and WE with D0 and D1 both 0) does not start a conversion. Each time one of the A0 through A5 signal channels is selected, the first conversion result after selection should be ignored due to internal input amplifier settling time. If this channel remains selected, subsequent conversions are valid.

## operation of the DAC channel

When the  $\overline{\text{CSAN}}$  input is low, digital-to-analog conversion is performed by placing input data on data bus DB7–DB0 and applying a low-going pulse to  $\overline{\text{WE}}$ . The data word is latched on the rising edge of the  $\overline{\text{WE}}$  pulse and is decoded to an equivalent analog voltage. The conversion occurs internally in approximately 100 ns with the D/A conversion result available at the ANAOUT output after a specified settling time.

## digital loopback mode

Digital loopback enables the simultaneous testing of the A/D and D/A channels. When digital loopback is enabled, the A/D conversion result is transferred to the D/A input latches on the next rising edge of DEN. The analog signal from the input pin at the A/D converter is transferred through the D/A converter to the analog output ANAOUT. To enable digital loopback, write to the REF MUX control register (see data word format in Table 3) to set bit D6. Then, perform A/D conversion (as in normal operation) by writing channel select and range select information to the range/ADC MUX control register. This is done by strobing WE while CSCTRL is low. Read the conversion result by strobing DEN while holding CSAN low when digital loopback is enabled. The A/D conversion result is transferred to the DAC on the rising edge of DEN (See Tables 1, 2, 3, and 4).

## reset operation

CSAN and CSCNTRL should be held high during a reset operation. When the RESET input is taken low, the internal reset signal clears the range/ADC MUX control register, the REF MUX control register, and the DAC input register. The following conditions exist after reset:

- 1. The DAC output is set to the voltage at the ANLG COM input.
- 2. The DAC range is set to ANLG COM  $\pm 4$  V.
- 3. The A0 analog channel is selected and the A0 and A1 amplifier ranges are set to ANLG COM  $\pm$ 4 V.
- 4. The 2.5 V reference is selected at the REF output.
- 5. Digital loopback is disabled.

## analog inputs

The ANLG COM voltage establishes the operating midpoint of the input amplifiers, A0 through A5. When the input signal voltage equals this voltage, the ADC output is ideally digital count zero. These amplifiers level shift to the ADC midpoint of 2.5 V and scale the input voltage range to the ADC range of 0.5 to 4.5 V. The A6 and A7 noninverting inputs are centered at the 2.5 V internally generated voltage reference and are connected directly to the input MUX. Table 5 gives the full scale input range and the midpoint voltages applicable for the individual analog inputs.



SLAS051-D3973, DECEMBER 1991

|    | A0/A1 CHANNEL |                     |                                                           | INPUT FULL SCALE RANGE |     |     |  |
|----|---------------|---------------------|-----------------------------------------------------------|------------------------|-----|-----|--|
| D1 | D0            | PROGRAMMABLE GAIN   | DATA DESTINATION                                          | (ANLG COM=5)           | MIN | MAX |  |
| L  | L             | No range selection  | Higher-order bits are sent to REF-MUX register            |                        |     |     |  |
| L  | н             | Range is set to 1   |                                                           | ANLG COM ±4 V          | 1 V | 9 V |  |
| Н  | L             | Range is set to 1/2 | Higher-order bits are sent to ADC channel-select register | ANLG COM ±2 V          | 3 V | 7 V |  |
| Н  | Н             | Range is set to 1/4 |                                                           | ANLG COM ±1 V          | 4 V | 6 V |  |

## Table 1. Data Word Formats (Channel Range Selection)

 Table 2. Data Word Formats (RANGE/ADC-Multiplexer Channel Selection)

 (Data chosen from this table is only valid when data bits D1 and D0 are not both low)

| SELECTED CHANNEL | D7 | D6 | D5 | D4 | D3 | D2 |
|------------------|----|----|----|----|----|----|
| A0               | Х  | Х  | Х  | L  | L  | L  |
| A1               | Х  | Х  | Х  | L  | L  | Н  |
| A2               | Х  | Х  | Х  | L  | Н  | L  |
| A3               | Х  | Х  | Х  | L  | Н  | н  |
| A4               | Х  | Х  | Х  | Н  | L  | L  |
| A5               | Х  | Х  | Х  | Н  | L  | н  |
| A6               | Х  | Х  | Х  | Н  | Н  | L  |
| A7               | Х  | Х  | Х  | Н  | Н  | Н  |

## Table 3. Data Word Formats (DAC Output Range Selection) (Data chosen from this table is only valid when data bits D1 and D0 are not both low)

|       |   | OUTPUT FULL S       | CALE RA       | RANGE |     |  |
|-------|---|---------------------|---------------|-------|-----|--|
| D6 D5 |   | DAC OUTPUT RANGE    | (ANLG COM=5)  | MIN   | MAX |  |
| L     | Х | Range is set to 1   | ANLG COM ±4 V | 1 V   | 9 V |  |
| н     | L | Range is set to 1/2 | ANLG COM ±2 V | 3 V   | 7 V |  |
| н     | Н | Range is set to 1/4 | ANLG COM ±1 V | 4 V   | 6 V |  |

# Table 4. Data Word Formats (REF-Multiplexer Channel Selection) (Data chosen from this table is valid only when data bits D1 and D0 are both low)

| SELECTED CHANNEL                    | D6 | D5 | D4 | D3 | D2 |
|-------------------------------------|----|----|----|----|----|
| Vref (2.5 V nom)                    | Х  | Х  | L  | L  | L  |
| Bandgap (ACOM + 1.25 V)             | X  | Х  | L  | L  | Н  |
| A/D reference (approximately 4.6 V) | X  | Х  | L  | Н  | L  |
| D/A reference (ANLG COM –3 V)       | X  | Х  | L  | Н  | н  |
| A0 amp output <sup>†</sup>          | X  | Х  | Н  | L  | L  |
| A1 amp output <sup>†</sup>          | X  | Х  | Н  | L  | н  |
| ADC MUX output <sup>†</sup>         | X  | Х  | Н  | Н  | L  |
| DAC level shift output‡             | Х  | Х  | Н  | Н  | Н  |
| Enable digital loopback             | Н  | Х  | Х  | Х  | Х  |

 $^\dagger$  These signals are outputs of scaling/level-shifting amplifiers. The range of these signals is Vref  $\pm 2$  V.

<sup>‡</sup> The unscaled output of the DAC. This analog output is proportional to the DAC value with a fixed range of ANLG COM  $\pm 1$  V, but inverted relative to the twos-complement code written to the DAC.



SLAS051-D3973, DECEMBER 1991

| INPUT       | v <sub>mid</sub> † | NOMINAL<br>FSR‡ |       | LTAGE RANGE<br>G COM=5) |
|-------------|--------------------|-----------------|-------|-------------------------|
|             |                    | FSRT            | MIN   | MAX                     |
| A0, A1§ (1) | ANLG COM           | ±4 V            | 1 V   | 9 V                     |
| (1/2)       | ANLG COM           | ±4 V            | 3 V   | 7 V                     |
| (1/4)       | ANLG COM           | ±4 V            | 4 V   | 6 V                     |
| A2 thru A5§ | ANLG COM           | ±4 V            | 1 V   | 9 V                     |
| A6, A7      | ∨ <sub>ref</sub> ¶ | ±2 V            | 0.5 V | 4.5 V                   |

### **Table 5. Analog Input Characteristics**

<sup>†</sup> V<sub>mid</sub> is (VP127-VM127)•127.5/254+VM127 where VP127 is the minimum input voltage to produce an output code of +127, and VM127 is the minimum input voltage to produce an output code of -127.

<sup>‡</sup> Full-scale range is (VP127–VM127)•256/254 where VP127 is the minimum input voltage to produce an output code of +127, and VM127 is the minimum input voltage to produce an output code of -127.

§ Inverting inputs

 $\P$  V<sub>ref</sub> is an internally generated reference voltage that can be available at the REF output. The inputs A6 and A7 are connected to V<sub>ref</sub> through an on-chip resistor.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> (analog supply) (see Note 1)      | –0.5 V to 14 V       |
|-------------------------------------------------------------------------|----------------------|
| Supply voltage range, V <sub>DD</sub> (digital supply) (see Note 2)     | –0.5 V to 7 V        |
| Digital ground voltage range, DGTL GND                                  | 0.5 V to 0.5 V       |
| Analog output voltage range (see Note 1)                                | 0.5 V to V10 + 0.5 V |
| Analog input voltage range (see Note 1)                                 | 0.5 V to 14 V        |
| Digital output voltage range (see Note 2)                               | 0.5 V to V5 + 0.5 V  |
| Digital input voltage range (see Note 2)                                | 0.5 V to V5 + 0.5 V  |
| Operating free-air temperature range, T <sub>A</sub>                    | 0°C to 70°C          |
| Storage temperature range                                               | –65°C to 150°C       |
| Case temperature for 10 seconds: FN package                             | 260°C                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: N package | 260°C                |

NOTES: 1. All voltage values are given with respect to ANLG GND unless otherwise noted.

2. All voltage values are with respect to DGTL GND.



SLAS051-D3973, DECEMBER 1991

# recommended operating conditions

|                                                                          | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                                          | 9   | 10  | 12  | V    |
| Supply voltage, V <sub>DD</sub>                                          | 4.5 | 5   | 5.5 | V    |
| High-level input voltage, VIH (digital inputs)                           | 2.4 |     |     | V    |
| Low-level input voltage, VIL (digital inputs)                            |     |     | 0.5 | V    |
| Reference voltage input at ANLG COM <sup>†</sup> input, V <sub>ref</sub> | 3.5 | 5   | 6   | V    |
| Setup time, CSCNTRL low before WE low, t <sub>SU(CS)</sub>               | 0   |     |     | ns   |
| Hold time, CSCNTRL high after WE high, th(CS)                            | 0   |     |     | ns   |
| Setup time, data bus before CSCNTRL high, t <sub>SU(D)</sub>             | 15  |     |     | ns   |
| Hold time, data bus after CSCNTRL high, th(D)                            | 15  |     |     | ns   |
| Pulse duration, DEN, tw(DEN)                                             | ta‡ |     |     | ns   |
| Setup time, CSAN low before DEN low, t <sub>su(CS)</sub>                 | 0   |     |     | ns   |
| Hold time, CSAN high after DEN high, th(CS)                              | 0   |     |     | ns   |
| Setup time, CSAN low before WE low, t <sub>SU</sub> (CS)                 | 0   |     |     | ns   |
| Hold time, CSAN high after WE high, th(CS)                               | 0   |     |     | ns   |
| Pulse duration, RESET, tw(RE)                                            | 25  |     |     | ns   |
| Pulse duration, WE, tw(WE)                                               | 30  |     |     | ns   |
| Operating free-air temperature, T <sub>A</sub>                           | 0   |     | 70  | °C   |

<sup>†</sup> For a DAC range of R = (1, 1/2, 1/4), ANLG COM should be chosen so that ANLG COM  $\pm$ 4R is greater than 0.5 V and less then V<sub>CC</sub> - 0.5 V or the DAC output may not be able to deliver the specified maximum current without voltage limiting occurring.

‡ Access time

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                                                 | TEST CONDITIONS                                | MIN  | TYP§ | MAX  | UNIT |
|------------------|-------------------------------------------------|------------------------------------------------|------|------|------|------|
| VOH              | High-level output voltage                       | $V_{DD}$ at 4.5 V, $I_{OH} = -360 \mu\text{A}$ | 2.4  |      |      | V    |
| VOL              | Low-level output voltage                        | $V_{DD}$ at 4.5 V, $I_{OL}$ = 1.6 mA           |      |      | 0.4  | V    |
| V <sub>ref</sub> | Reference voltage output (see Note 3)           | ANLG COM = 5 V                                 | 2.42 | 2.5  | 2.58 | V    |
| RO(ref)          | Reference output resistance                     | ANLG COM = 5 V                                 |      | 0.8  | 1.2  | kΩ   |
| Iн               | High-level input current                        | V <sub>IH</sub> = 5 V                          |      |      | 10   | μΑ   |
| ۱ <sub>IL</sub>  | Low-level input current                         | $V_{IL} = 0$                                   |      |      | - 10 | μA   |
| IDD              | Supply current, digital                         | D0–D7 at VIH or VIL                            |      |      | 20   | mA   |
| ICC              | Supply current, analog                          |                                                |      |      | 22   | mA   |
| 107              | Off-state output current (high-impedance state) | $V_{O} = 5 V$                                  |      |      | 3    | μA   |
| loz              | On-state output current (nigh-impedance state)  | $V_{O} = 0$                                    |      |      | -3   | μΛ   |
|                  | Short-circuit output current                    | $V_{O} = 5 V$                                  | 25   | 40   |      |      |
| los              | Short-circuit output current                    | $V_{O} = 0$                                    | -45  | -60  |      | mA   |
| Co               | Output capacitance (digital outputs)            |                                                |      |      | 5    | pF   |

§ All typical values are at  $T_A = 25^{\circ}C$ .

NOTE 3: This voltage is an internal reference voltage (2.5 V) that is available at the output-multiplexer output.



SLAS051-D3973, DECEMBER 1991

# ADC operating characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                               |              | TEST CONDITIONS          |                        | MAX                    | UNIT |
|----------------------|-----------------------------------------------------------------------------------------|--------------|--------------------------|------------------------|------------------------|------|
|                      | Linearity error                                                                         |              |                          |                        | ±1                     | LSB  |
| V <sub>I(FS)</sub> † | =S) <sup>†</sup> Input voltage for full-scale output code<br>(Input channel = A6 or A7) |              | 3.92                     | 4.08                   | V                      |      |
| V <sub>mid</sub> ‡   | ADC input offset voltage (Input channel = A6 or A7)                                     |              |                          | V <sub>ref</sub> -0.06 | V <sub>ref</sub> +0.06 | V    |
| t <sub>conv</sub>    | Conversion time                                                                         | See Figure 2 |                          |                        | 2.5                    | μs   |
|                      |                                                                                         |              | C <sub>L</sub> = 100 pF§ |                        | 50                     |      |
| ta                   | Access time (delay from falling edge of DEN to data output)                             | See Figure 3 | C <sub>L</sub> = 50 pF§  |                        | 41                     | ns   |
|                      |                                                                                         |              | CL = 25 pF§              |                        | 37                     |      |
| <sup>t</sup> dis     | Disable time (delay from rising edge of DEN to<br>high-impedance state of data output)  | See Figure 3 | C <sub>L</sub> = 100 pF  |                        | 35                     | ns   |

<sup>+</sup> Full-scale range is (VP127–VM127) • 256/254 where VP127 is the minimum input voltage to produce an output code of +127, and VM127 is the minimum input voltage to produce an output code of –127.

Vmid is (VP127–VM127) • 127.5/254 + VM127 where VP127 is the minimum input voltage to produce an output code of +127, and VM127 is the minimum input voltage to produce an output code of -127.

§ C<sub>1</sub> is in addition to the internal capacitance of the digital output.

# DAC operating characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          |                                                                            | TEST CONDITIC                               | NS                                                     | MIN              | TYP¶ | MAX              | UNIT |
|--------------------|----------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------|------------------|------|------------------|------|
| t <sub>S</sub>     | Settling time (to 1 LSB)                                                   | Load on ANAOUT = 20 pF<br>(to ANLG COM)     | Load on ANAOUT = 20 pF + 5 k $\Omega$<br>(to ANLG COM) |                  | 8    | 15               | μs   |
| EL                 | Linearity error                                                            |                                             |                                                        |                  |      | ±1               | LSB  |
|                    | Code width                                                                 |                                             |                                                        | 0.25             |      | 1.75             | LSB  |
|                    | Output voltage swing <sup>#</sup> ,                                        |                                             | Range = 1                                              | 7.84             | 8    | 8.16             |      |
| V <sub>O(FS)</sub> | full scale                                                                 | DAC input = -128 to +127                    | Range = 1/2                                            | 3.92             | 4    | 4.08             | V    |
|                    | (VP127-VM128)•256/255                                                      |                                             | Range = 1/4                                            | 1.96             | 2    | 2.04             |      |
|                    | Output bias level <sup>#</sup> , full scale<br>(VP127–VM128)•128/255+VM128 |                                             | Range = 1                                              | ANLG<br>COM-0.08 |      | ANLG<br>COM+0.08 |      |
|                    |                                                                            | DAC input = 0                               | Range = 1/2                                            | ANLG<br>COM-0.06 |      | ANLG<br>COM+0.06 | V    |
|                    |                                                                            |                                             | Range = 1/4                                            | ANLG<br>COM-0.05 |      | ANLG<br>COM+0.05 |      |
|                    | Glitch energy                                                              | Sample rate = 30 kHz                        |                                                        |                  |      | 1.2              | mV   |
| IOM                | Maximum output current,<br>ANAOUT                                          | Source from V <sub>CC</sub> -0.5 V or 0.5 V | Source from V <sub>CC</sub> -0.5 V or sink from        |                  |      |                  | mA   |

¶ Typical values are at  $T_A = 25^{\circ}C$ .

#VP127 is the voltage output for an input code of +127. VM128 is the voltage output for an input code of -128.



SLAS051-D3973, DECEMBER 1991

## ADC electrical characteristics for inputs A0 and A1 over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                                                                      | TEST CONDITIONS   |             | MIN  | TYP | MAX   | UNIT |
|-------------------|----------------------------------------------------------------------|-------------------|-------------|------|-----|-------|------|
| A <sub>V</sub> 1  | Voltage amplification                                                | Range = 1         |             | 0.99 | 1   | 1.01  | V/V  |
| A <sub>V</sub> 2  | Voltage amplification                                                | Range = 1/2       |             | 1.98 | 2   | 2.02  | V/V  |
| A <sub>V</sub> 4  | Voltage amplification                                                | Range = 1/4       |             | 3.96 | 4   | 4.04  | V/V  |
| V <sub>OB</sub> 1 | Output bias voltage at input of ADC with respect to $V_{\mbox{ref}}$ | VI = V(ANLG COM), | Range = 1   |      | 0   | ±0.02 | V    |
| V <sub>OB</sub> 2 | Output bias voltage at input of ADC with respect to $V_{\mbox{ref}}$ | VI = V(ANLG COM), | Range = 1/2 |      | 0   | ±0.03 | V    |
| V <sub>OB</sub> 4 | Output bias voltage at input of ADC with respect to $V_{\mbox{ref}}$ | VI = V(ANLG COM), | Range = 1/4 |      | 0   | ±0.05 | V    |
| rj                | Input resistance                                                     |                   |             | 140  | 200 | 260   | kΩ   |

## ADC electrical characteristics for inputs A2, A3, A4 and A5 over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER                                                                    | TEST CONDITIONS  | MIN    | TYP  | MAX    | UNIT |
|-----|------------------------------------------------------------------------------|------------------|--------|------|--------|------|
| Av  | Voltage amplification to ADC                                                 |                  | -0.495 | -0.5 | -0.505 | V/V  |
| VOB | Output bias voltage at the input of the ADC with respect to $V_{\text{ref}}$ | VI = V(ANLG COM) | -0.02  | 0    | +0.02  | V    |
| ri  | Input resistance                                                             |                  | 140    | 200  | 260    | kΩ   |

#### ADC electrical characteristics for inputs A6 and A7 (direct inputs) over recommended free-air temperature range (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------|------------------------------|-----------------|-----|-----|-----|------|
| A <sub>V</sub> | Voltage amplification to ADC |                 |     | 1   |     | V/V  |
| r <sub>i</sub> | Input resistance (to REF)    |                 | 70  | 100 | 130 | kΩ   |



SLAS051-D3973, DECEMBER 1991



# PARAMETER MEASUREMENT INFORMATION

Figure 3. A/D Read Operation



# **TLC32071** HIGH-SPEED 8-BIT A/D AND D/A CONVERTER WITH 8-CHANNEL MULTIPLEXER SLAS051-D3973, DECEMBER 1991













SLAS051-D3973, DECEMBER 1991



# PARAMETER MEASUREMENT INFORMATION





SLAS051-D3973, DECEMBER 1991

**APPLICATION INFORMATION** 



Figure 7. Simplified Disk-Drive Controller



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated