# **High Frequency Clock Generator**

The MC12430 is a general purpose synthesized clock source targeting applications that require both serial and parallel interfaces. Its internal VCO will operate over a range of frequencies from 400 to 800MHz. The differential PECL output can be configured to be the VCO frequency divided by 1, 2, 4 or 8. With the output configured to divide the VCO frequency by 2, and with a 16.000MHz external quartz crystal used to provide the reference frequency, the output frequency can be specified in 1MHz steps. The PLL loop filter is fully integrated so that no external components are required.

- 50 to 800MHz Differential PECL Outputs
- ±25ps Peak-to-Peak Output Jitter
- Fully Integrated Phase–Locked Loop
- Minimal Frequency Over-Shoot
- Synthesized Architecture
- Serial 3–Wire Interface
- Parallel Interface for Power–Up
- Quartz Crystal Interface
- 28-Lead PLCC Package
- Operates from 3.3V or 5.0V Power Supply



MC12430

#### **Functional Description**

The internal oscillator uses the external quartz crystal as the basis of its frequency reference. The output of the reference oscillator is divided by 8 before being sent to the phase detector. With a 16MHz crystal, this provides a reference frequency of 2MHz. Although this data sheet illustrates functionality only for a 16MHz crystal, any crystal in the 10–20MHz range can be used.

The VCO within the PLL operates over a range of 400 to 800MHz. Its output is scaled by a divider that is configured by either the serial or parallel interfaces. The output of this loop divider is applied to the phase detector.

The phase detector and loop filter attempt to force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note that for some values of M (either too high or too low) the PLL will not achieve loop lock.

The output of the VCO is also passed through an output divider before being sent to the PECL output driver. This output divider (N divider) is configured through either the serial or the parallel interfaces, and can provide one of four division ratios (1, 2, 4 or 8). This divider extends performance of the part while providing a 50% duty cycle.

The output driver is driven differentially from the output divider, and is capable of driving a pair of transmission lines terminated in  $50\Omega$  to V<sub>CC</sub> – 2.0. The positive reference for the output driver and the internal logic is separated from the power supply for the phase–locked loop to minimize noise induced jitter.

The configuration logic has two sections: serial and parallel. The par<u>allel inter</u>face uses the values at the M[8:0] and N[1:0] inputs to configure the internal counters. Normally, <u>on system</u> reset, the P\_LOAD input is held LOW until sometime after power becomes valid. On the LOW-to-HIGH transition of P\_LOAD, the parallel inputs are captured. The parallel interface has priority over the serial interface. Internal pullup resistors are provided on the M[8:0] and N[1:0] inputs to reduce component count in the application of the chip.

The serial interface centers on a fourteen bit shift register. The shift register shifts once per rising edge of the S\_CLOCK input. The serial input S\_DATA must meet setup and hold timing as specified in the AC Characteristics section of this document. The configuration latches will capture the value of the shift register on the HIGH-to-LOW edge of the S\_LOAD input. See the programming section for more information.

The TEST output reflects various internal node values, and is controlled by the T[2:0] bits in the serial data stream. See the programming section for more information.







#### **PIN DESCRIPTIONS**

| Pin Name                    | Function                                                                                                                                                                                                                                        |  |  |  |  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Inputs                      |                                                                                                                                                                                                                                                 |  |  |  |  |
| XTAL1, XTAL2                | These pins form an oscillator when connected to an external series-resonant crystal.                                                                                                                                                            |  |  |  |  |
| S_LOAD<br>(Int. Pulldown)   | This pin loads the configuration latches with the contents of the shift registers. The latches will be transparent when this signal is HIGH, thus the data must be stable on the HIGH–to–LOW transition of S_LOAD for proper operation.         |  |  |  |  |
| S_DATA<br>(Int. Pulldown)   | This pin acts as the data input to the serial configuration shift registers.                                                                                                                                                                    |  |  |  |  |
| S_CLOCK<br>(Int. Pulldown)  | This pin serves to clock the serial configuration shift registers. Data from S_DATA is sampled on the rising edge.                                                                                                                              |  |  |  |  |
| P_LOAD<br>(Int. Pullup)     | This pin loads the configuration latches with the contents of the parallel inputs .The latches will be transparent when this signal is LOW, thus the parallel data must be stable on the LOW-to-HIGH transition of P_LOAD for proper operation. |  |  |  |  |
| M[8:0]<br>(Int. Pullup)     | These pins are used to configure the PLL loop divider. They are sampled on the LOW-to-HIGH transition of P_LOAD. M[8 is the MSB, M[0] is the LSB.                                                                                               |  |  |  |  |
| N[1:0]<br>(Int. Pullup)     | These pins are used to configure the output divider modulus. They are sampled on the LOW-to-HIGH transition of P_LOAD.                                                                                                                          |  |  |  |  |
| OE<br>(Int. Pullup)         | Active HIGH Output Enable. The Enable is synchronous to eliminate possibility of runt pulse generation on the FOUT output.                                                                                                                      |  |  |  |  |
| Outputs                     |                                                                                                                                                                                                                                                 |  |  |  |  |
| FOUT, FOUT                  | These differential positive-referenced ECL signals (PECL) are the output of the synthesizer.                                                                                                                                                    |  |  |  |  |
| TEST                        | The function of this output is determined by the serial configuration bits T[2:0]. The output is single-ended ECL.                                                                                                                              |  |  |  |  |
| Power                       |                                                                                                                                                                                                                                                 |  |  |  |  |
| VCC                         | This is the positive supply for the internal logic and the output buffer of the chip, and is connected to +3.3V or 5.0 ( $V_{CC} = PLL_V_{CC}$ ). Current drain through $V_{CC} \approx 85$ mA.                                                 |  |  |  |  |
| PLL_V <sub>CC</sub>         | This is the positive supply for the PLL, and should be as noise–free as possible for low–jitter operation. This supply connected to +3.3V or 5.0V ( $V_{CC} = PLL_V_{CC}$ ). Current drain through PLL_V <sub>CC</sub> $\approx$ 15mA.          |  |  |  |  |
| GND                         | These pins are the negative supply for the chip and are normally all connected to ground.                                                                                                                                                       |  |  |  |  |
| Other                       |                                                                                                                                                                                                                                                 |  |  |  |  |
| FREF_EXT<br>(Int. Pulldown) | LVCMOS/CMOS input which can be used as the PLL reference.                                                                                                                                                                                       |  |  |  |  |
| XTAL_SEL<br>(Int. Pullup)   | LVCMOS/CMOS input that selects between the crystal and the FREF_EXT source for the PLL reference signal. A HIGH selects the crystal input.                                                                                                      |  |  |  |  |





#### **PROGRAMMING INTERFACE**

Programming the device amounts to properly configuring the internal dividers to produce the desired frequency at the outputs. The output frequency can by represented by this formula:

$$FOUT = (F_{XTAL} \div 8) \times M \div N$$
(1)

Where F<sub>XTAL</sub> is the crystal frequency, M is the loop divider modulus, and N is the output divider modulus. Note that it is possible to select values of M such that the PLL is unable to achieve loop lock. To avoid this, always make sure that M is selected to be  $200 \le M \le 400$  for any input reference.

Assuming that a 16MHz reference frequency is used the above equation reduces to:

FOUT =  $2 \times M \div N$ 

Substituting the four values for N (1, 2, 4, 8) yields:

FOUT = 2M, FOUT = M, FOUT = M  $\div$  2 and FOUT = M  $\div$  4 for 200 < M < 400 The user can identify the proper M and N values for the desired frequency from the above equations. The four output frequency ranges established by N are 400-800MHz, 200-400MHz, 100-200MHz and 50-100MHz respectively. From these ranges the user will establish the value of N required, then the value of M can be calculated based on the appropriate equation above. For example if an output frequency of 131MHz was desired the following steps would be taken to identify the appropriate M and N values. 131MHz falls within the frequency range set by an N value of 4 so N [1:0] = 01. For N = 4 FOUT = M  $\div$  2 and M = 2 x FOUT. Therefore  $M = 131 \times 2 = 262$ , so M[8:0] = 100000110. Following this same procedure a user can generate any whole frequency desired between 50 and 800MHz. Note that for N > 2 fractional values of FOUT can be realized. The size of the programmable frequency steps (and thus the indicator of the fractional output frequencies acheivable) will be equal to FXTAL ÷ 8 ÷ N.

For input reference frequencies other than 16MHz the set of appropriate equations can be deduced from equation 1. For computer applications another useful frequency base would be 16.666MHz. From this reference one can generate a family of output frequencies at multiples of the 33.333MHz PCI clock. As an example to generate a 133.333MHz clock from a 16.666MHz reference the following M and N values would be used:

FOUT = 16.666 ÷ 8 x M ÷ N = 2.083333 x M ÷ N

Let N = 4, M =  $133.3333 \div 2.083333 \times 4 = 256$ 

The value for M falls within the constraints set for PLL stability, therefore N[1:0] = 01 and M[8:0] = 10000000. If the value for M fell outside of the valid range a different N value would be selected to try to move M in the appropriate direction.

The M and N counters can be loaded either through a parallel or serial interface. The parallel interface is controlled via the P\_LOAD signal such that a LOW to HIGH transition will latch the information present on the M[8:0] and N[1:0] inputs into the M and N counters. When the P\_LOAD signal is LOW the input latches will be transparent and any changes on the M[8:0] and N[1:0] inputs will affect the FOUT output pair. To use the serial port the S\_CLOCK signal samples the information on the S\_DATA line and loads it into a 14 bit shift register. Note that the P\_LOAD signal must be HIGH for the serial load operation to function. The Test register is loaded with the first three bits, the N register with the next two and the M register with the final eight bits of the data streeam on the S\_DATA input. For each register the most significant bit is loaded first (T2, N1 and M8). A pulse on the S\_LOAD pin after the shift register is fully loaded will transfer the divide values into the counters. The HIGH to LOW transition on the S\_LOAD input will latch the new divide values into the counters. NO TAG illustrates the timing diagram for both a parallel and a serial load of the MC12430 synthesizer.

M[8:0] and N[1:0] are normally specified once at power–up through the parallel interface, and then possibly again through the serial interface. This approach allows the application to come up at one frequency and then change or fine–tune the clock as the ability to control the serial interface becomes available. To minimize transients in the frequency domain, the output should be varied in the smallest step size possible. The bandwidth of the PLL is such that frequency stepping in 1MHz steps at the maximum S\_CLOCK

frequency or less will cause smooth, controlled slewing of the output frequency.

The TEST output provides visibility for one of the several internal nodes as determined by the T[2:0] bits in the serial configuration stream. It is not configurable through the parallel inte<u>rface. The</u> T2, T1 and T0 control bits are preset to '000' when P\_LOAD is LOW so that the PECL FOUT outputs are as jitter–free as possible. Any active signal on the TEST output pin will have detrimental affects on the jitter of the PECL output pair. In normal operations, jitter specifications are only guaranteed if the TEST output is static. The serial configuration port can be used to select one of the alternate functions for this pin.

Most of the signals available on the TEST output pin are useful only for performance verification of the MC12430 itself. However the PLL bypass mode may be of interest at the board level for functional debug. When T[2:0] is set to 110 the MC12430 is placed in PLL bypass mode. In this mode the S\_CLOCK input is fed directly into the M and N dividers. The N divider drives the FOUT differential pair and the M counter drives the TEST output pin. In this mode the S\_CLOCK input could be used for low speed board level functional test or debug. Bypassing the PLL and driving FOUT directly gives the user more control on the test clocks sent through the clock tree. NO TAG shows the functional setup of the PLL bypass mode. Because the S\_CLOCK is a CMOS level the input frequency is limited to 250MHz or less. This means the fastest the FOUT pin can be toggled via the S\_CLOCK is 250MHz as the minimum divide ratio of the N counter is 1. Note that the M counter output on the TEST output will not be a 50% duty cycle due to the way the divider is implemented.

| T2 | T1 | ТО | <b>TEST</b> (Pin 20)       |
|----|----|----|----------------------------|
| 0  | 0  | 0  | SHIFT REGISTER OUT<br>HIGH |
|    | 1  |    | FREF                       |
| 0  | 1  | 1  | M COUNTER OUT              |
| 1  | 0  | 0  | FOUT                       |
| 1  | 0  | 1  | LOW                        |
| 1  | 1  | 0  | PLL BYPASS                 |
| 1  | 1  | 1  | FOUT/4                     |





- T2=T1=1, T0=0: Test Mode
- SCLOCK is selected, MCNT is on TEST output, SCLOCK DIVIDE BY N is on FOUT pin

PLOADB acts as reset for test pin latch. When latch reset T2 data is shifted out TEST pin.

Figure 2. Serial Test Clock Block Diagram

| Symbol          | Characteristic                                              | Min  | Тур      | Max       | Unit | Condition                        |
|-----------------|-------------------------------------------------------------|------|----------|-----------|------|----------------------------------|
| VIH             | Input HIGH Voltage                                          | 2.0  |          |           | V    | V <sub>CC</sub> = 3.3 to 5.0V    |
| VIL             | Input LOW Voltage                                           |      |          | 0.8       | V    | V <sub>CC</sub> = 3.3 to 5.0V    |
| IIN             | Input Current                                               |      |          | 1.0       | mA   |                                  |
| VOH             | Output HIGH Voltage                                         | 2.17 |          | 2.50      | V    | V <sub>CC0</sub> = 3.3V <b>1</b> |
| V <sub>OL</sub> | Output LOW Voltage                                          | 1.41 |          | 1.76      | V    | V <sub>CC0</sub> = 3.3V1         |
| ICC             | Power Supply Current V <sub>CC</sub><br>PLL_V <sub>CC</sub> |      | 85<br>15 | 100<br>20 | mA   |                                  |

## DC CHARACTERISTICS (TA = 0° to 70°C, V\_{CC} = 3.3V to 5.0V $\pm 5\%$ )

1. Output levels will vary 1:1 with  $V_{CC0}$  variation.

| Symbol                          | Characteris                                  | tic                                                             | Min            | Max                 | Unit | Condition                              |
|---------------------------------|----------------------------------------------|-----------------------------------------------------------------|----------------|---------------------|------|----------------------------------------|
| FMAXI                           | Maximum Input Frequency                      | S_CLOCK<br>Xtal Oscillator<br>FREF_EXT                          | 10<br>10       | 10<br>20<br>Note 3. | MHz  | Note 2.                                |
| FMAXO                           | Maximum Output Frequency                     | VCO (Internal)<br>FOUT                                          | 400<br>50      | 800<br>800          | MHz  |                                        |
| <sup>t</sup> LOCK               | Maximum PLL Lock Time                        |                                                                 |                | 10                  | ms   |                                        |
| <sup>t</sup> jitter             | Cycle-to-Cycle Jitter (Peak-to-Peak) Note 4. |                                                                 |                | ±25<br>±65          | ps   | N = 2, 4, 8; Note 5.<br>N = 1; Note 5. |
| t <sub>S</sub>                  |                                              | S_DATA to S_CLOCK<br>S_CLOCK to <u>S_LOAD</u><br>M, N to P_LOAD | 20<br>20<br>20 |                     | ns   |                                        |
| th                              | Hold Time S                                  | S_DATA to S <u>CLOCK</u><br>M, N to P_LOAD                      | 20<br>20       |                     | ns   |                                        |
| tpwMIN                          | Minimum Pulse Width                          | <u>S_LOAD</u><br>P_LOAD                                         | 50<br>50       |                     | ns   |                                        |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall                             | FOUT                                                            | 300            | 800                 | ps   | 20%-80%                                |

### AC CHARACTERISTICS (T<sub>A</sub> = 0° to 70°C, V<sub>CC</sub> = 3.3V to 5.0V $\pm$ 5%)

2. 10MHz is the maximum frequency to load the feedback devide registers. S\_CLOCK can be switched at higher frequencies when used as a test clock in TEST\_MODE 6.

Maximum frequency on FREF EXT is a function of the internal M counter limitations. The phase detector can handle up to 100MHz on the input, 3. but the M counter must remain in the valid range of  $200 \le M \le 400$ . See the programming section on page 3 of this data sheet fore more details. 4. See Applications Information below for additional information.

5.  $50\Omega$  to V<sub>CC</sub> – 2.0V pull–down.

## **APPLICATIONS INFORMATION**

#### Using the On–Board Crystal Oscillator

The MC12430 features a fully integrated on-board crystal oscillator to minimize system implementation costs. The oscillator is a series resonant, multivibrator type design as opposed to the more common parallel resonant oscillator design. The series resonant design provides better stability and eliminates the need for large on chip capacitors. The oscillator is totally self contained so that the only external component required is the crystal. As the oscillator is somewhat sensitive to loading on its inputs the user is advised to mount the crystal as close to the MC12430 as possible to avoid any board level parasitics. To facilitate co-location surface mount crystals are recommended, but not required.

The oscillator circuit is a series resonant circuit and thus for optimum performance a series resonant crystal should be used. Unfortunately most crystals are characterized in a parallel resonant mode. Fortunately there is no physical difference between a series resonant and a parallel resonant crystal. The difference is purely in the way the devices are characterized. As a result a parallel resonant crystal can be used with the MC12430 with only a minor error in the desired frequency. A parallel resonant mode crystal used in a series resonant circuit will exhibit a frequency of oscillation a few

hundred ppm lower than specified, a few hundred ppm translates to kHz inaccuracies. In a general computer application this level of inaccuracy is immaterial. Table 1 below specifies the performance requirements of the crystals to be used with the MC12430.

#### **Table 1. Crystal Specifications**

| Parameter                          | Value                   |  |  |  |
|------------------------------------|-------------------------|--|--|--|
| Crystal Cut                        | Fundamental AT Cut      |  |  |  |
| Resonance                          | Series Resonance*       |  |  |  |
| Frequency Tolerance                | ±75ppm at 25°C          |  |  |  |
| Frequency/Temperature Stability    | ±150pm 0 to 70°C        |  |  |  |
| Operating Range                    | 0 to 70°C               |  |  |  |
| Shunt Capacitance                  | 5–7pF                   |  |  |  |
| Equivalent Series Resistance (ESR) | 50 to 80Ω               |  |  |  |
| Correlation Drive Level            | 100μW                   |  |  |  |
| Aging                              | 5ppm/Yr (First 3 Years) |  |  |  |

See accompanying text for series versus parallel resonant discussion.

BR1333 — Rev 6

#### **Power Supply Filtering**

The MC12430 is a mixed analog/digital product and as such it exhibits some sensitivities that would not necessarily be seen on a fully digital product. Analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. The MC12430 provides separate power supplies for the digital ciruitry (V<sub>CC</sub>) and the internal PLL (PLL\_VCC) of the device. The purpose of this design technique is to try and isolate the high switching noise digital outputs from the relatively sensitive internal analog phase–locked loop. In a controlled environment such as an evaluation board this level of isolation is sufficient. However, in a digital system environment where it is more difficult to minimize noise on the power supplies a second level of isolation may be required. The simplest form of isolation is a power supply filter on the PLL\_VCC pin for the MC12430.

NO TAG illustrates a typical power supply filter scheme. The MC12430 is most susceptible to noise with spectral content in the 1KHz to 1MHz range. Therefore the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop that will be seen between the V<sub>CC</sub> supply and the PLL\_VCC pin of the MC12430. From the data sheet the IPLL VCC current (the current sourced through the PLL\_VCC pin) is typically 15mA (20mA maximum), assuming that a minimum of 3.0V must be maintained on the PLL VCC pin very little DC voltage drop can be tolerated when a 3.3V VCC supply is used. The resistor shown in NO TAG must have a resistance of  $10-15\Omega$  to meet the voltage drop criteria. The RC filter pictured will provide a broadband filter with approximately 100:1 attenuation for noise whose spectral content is above 20KHz. As the noise frequency crosses the series resonant point of an individual capacitor it's overall impedance begins to look inductive and thus increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL.



Figure 3. Power Supply Filter

A higher level of attenuation can be acheived by replacing the resistor with an appropriate valued inductor. A  $1000\mu$ H choke will show a significant impedance at 10KHz frequencies and above. Because of the current draw and the voltage that must be maintained on the PLL\_VCC pin a low DC resistance inductor is required (less than  $15\Omega$ ). Generally the resistor/capacitor filter will be cheaper, easier to implement and provide an adequate level of supply filtering.

The MC12430 provides sub-nanosecond output edge rates and thus a good power supply bypassing scheme is a must. NO TAG shows a representaive board layout for the MC12430. There exists many different potential board layouts and the one pictured is but one. The important aspect of the layout in NO TAG is the low impedance connections between VCC and GND for the bypass capacitors. Combining good quality general purpose chip capacitors with good PCB layout techniques will produce effective capacitor resonances at frequencies adequate to supply the instantaneous switching current for the 12430 outputs. It is imperative that low inductance chip capacitors are used; it is equally important that the board layout does not introduce back all of the inductance saved by using the leadless capacitors. Thin interconnect traces between the capacitor and the power plane should be avoided and multiple large vias should be used to tie the capacitors to the buried power planes. Fat interconnect and large vias will help to minimize layout induced inductance and thus maximize the series resonant point of the bypass capacitors.



Figure 4. PCB Board Layout for MC12430

Note the dotted lines circling the crystal oscillator connection to the device. The oscillator is a series resonant circuit and the voltage amplitude across the crystal is relatively small. It is imperative that no actively switching signals cross under the crystal as crosstalk energy coupled to these lines could significantly impact the jitter of the device. Special attention should be paid to the layout of the crystal to ensure a stable, jitter free interface between the crystal and the on–board oscillator.

Although the MC12430 has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL) there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter and bypass schemes discussed in this section

## MC12430

should be adequate to eliminate power supply noise related problems in most designs.

#### Jitter Performance of the MC12430

The MC12430 exhibits long term and cycle–to–cycle jitter which rivals that of SAW based oscillators. This jitter performance comes with the added flexibility one gets with a synthesizer over a fixed frequency oscillator.



Figure 5. RMS PLL Jitter versus VCO Frequency

Figure 5 illustrates the RMS jitter performance of the MC12430 across its specified VCO frequency range. Note that the jitter is a function of both the output frequency as well as the VCO frequency, however the VCO frequency shows a much stronger dependence. The data presented has not been compensated for trigger jitter, this fact provides a measure of guardband to the reported data. In addition the data represents long term period jitter, the cycle–to–cycle jitter could not be measured to the level of accuracy required with available test equipment but certainly will be smaller than the long term period jitter.

The most commonly specified jitter parameter is cycle-to-cycle jitter. Unfortunately with today's high performance measurement equipment there is no way to measure this parameter for jitter performance in the class demonstrated by the MC12430. As a result different methods are used which approximate cycle-to-cycle jitter. The typical method of measuring the jitter is to accumulate a large number of cycles, create a histogram of the edge placements and record peak-to-peak as well as standard deviations of the jitter. Care must be taken that the measured edge is the edge immediately following the trigger edge. The oscilloscope cannot collect adjacent pulses, rather it collects pulses from a very large sample of pulses. It is safe to assume that collecting pulse information in this mode will produce period jitter values somewhat larger than if consecutive cycles (cycle-to-cycle jitter) were measured. All of the jitter data reported on the MC12430 was collected in this manner.



Figure 6. RMS Jitter versus Output Frequency

Figure 6 shows the jitter as a function of the output frequency. For the 12430 this information is probably of more importance. The flat line represents an RMS jitter value that corresponds to an 8 sigma  $\pm 25$ ps peak–to–peak long term period jitter. The graph shows that for output frequencies from 87.5 to 400MHz the jitter falls within the  $\pm 25$ ps peak–to–peak specification. The general trend is that as the output frequency is decreased the output edge jitter will increase.

The jitter data from Figure 5 and Figure 6 do not include the performance of the 12430 when the output is in the divide by 1 mode. In divide by one mode the output signal is a digitally doubled version of the VCO output. The period of the outputs of the digital doubler is dependent on the duty cycle of the VCO output. Since the VCO output duty cycle cannot be guaranteed to be always 50% the resulting 12430 output in divide by one mode will be bimodal at times. Since a bimodal distribution cannot be acurately represented with an rms value, peak–to–peak values of jitter for the divide by one mode are presented.

NO TAG shows the peak-to-peak jitter of the 12430 output in divide by one mode as a function of output frequency. Notice that as with the other modes the jitter improves with increasing frequency. The  $\pm 65$ ps shown in the data sheet table represents a conservative value of jitter, especially for the higher vco, and thus output frequencies.



The jitter data presented should provide users with enough information to determine the effect on their overall

timing budget. The jitter performance meets the needs of most system designs while adding the flexibility of frequency margining and field upgrades. These features are not available with a fixed frequency SAW oscillator.

#### **Output Voltage Swing vs Frequency**

In the divide by one mode the output rise and fall times will limit the peak to peak output voltage swing. For a 400MHz output the peak to peak swing of the 12430 output will be approximately 700mV. This swing will gradually degrade as the output frequency increases, at 800MHz the output swing will be reduced to approximately 400mV. For a worst case analysis it would be safe to assume that the 12430 output will always generate at least a 400mV output swing. Note that most high speed ECL receivers require only a few hundred millivolt input swings for reliable operation. As a result the output generated by the 12430 will, under all conditions, be sufficient for clocking standard ECL devices. Note that if a larger swing is desired the 12430 could drive a single gate ECLinPS Lite amplifier like the MC100LVEL16. The LVEL16 will speed up the output edge rates and produce a full swing ECL output at 800MHz.









MC12430

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **()** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://www.mot.com/sps/

٥

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

