## DESCRIPTION

M66010 Semiconductor Integrated Circuit inputs 24-bit data in series and outputs it in parallel and vice versa, using shift register function.
Equipped with 2 independent shift registers, one for serial-toparallel, the other for parallel-to-serial, this IC is able to read serial input data into a shift register while converting data from parallel to serial. Parallel input/output pins are set to input or output according to the bit.
The M66010 is useful in a wide range of applications, such as MCU (micro controller unit) input/output port extension and serial bus system data communication.

## FEATURES

- Two-way serial data communication with MCU
- Serial data intake possible during parallel-to-serial conversion
- Parallel input/output switchable according to the bit
- Low power dissipation: $100 \mu \mathrm{~W}$ maximum per package

$$
\text { (VCC }=5 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C} \text {, quiescent) }
$$

- Schmidt input (DI, CLK, $\overline{\mathrm{S}}, \overline{\mathrm{CS}}$ )
- Open drain output (DO, D1 thru D24)
- Parallel data input and output (D1 thru D24)
- Wide operating supply voltage range (Vcc $=2 \mathrm{~V} \sim 6 \mathrm{~V}$ )


## APPLICATION

MCU-related serial-parallel data conversion, serial bus control by MCU, etc.

## FUNCTION

The M66010 is produced by using the silicon gate CMOS (complementary metal-oxide semiconductor) technology. It is distinguished for low power dissipation and high noise resistance.
Because two independent shift registers are built in, one for serial-to-parallel, the other for parallel-to-serial, this IC is able to read serial input data into a shift register while converting parallel data into serial data.
One cycle of latching 24-bit parallel data and outputing it in series while taking in serial data from MCU is initiated by $\overline{\mathrm{CS}}$ 's shift from " H " to " L ". At $\overline{\mathrm{CS}}$ fall edges, 24-bit parallel data is latched, and output in series from pin DO synchronously with shift clock fall edges. At shift clock rise edges, serial data is taken in from MCU via pin DI. The data is read into shift register. The 25th and following shift clock pulses are ignored and read-in operation is masked. The pin D0 status shifts to high-impedance. As $\overline{C S}$ is then shifted from " L " to " H ", 24 -bit serial data taken in via pin DI is output in parallel to pins D1 thru D24. Because parallel output pins are the $n$-channel open drain output type, write data "H" for pins which should be set to input.

## PIN CONFIGURATION (TOP VIEW)



Outline 32P2W-A 32P2U-B

## OPERATION

(1) When power is turned on, the status of pins D0 and D1 thru D24 is unstable. Their status turns high-impedance when $\overline{\mathrm{S}}$ is shifted to " L ".
(2) At $\overline{C S}$ fall edges, the status of pins D1 thru D24 is loaded on shift register 1.
(3) At CLK fall edges, 24-bit data loaded as described above is output in series from pin D0.
(4) At CLK rise edges, 24-bit serial data is taken in from pin DI and written on shift register 2.
(5) The 25th and following CLK pulses are ignored, and serial data write is discontinued. Pin D0 status turns high-impedance.
(6) At $\overline{\mathrm{CS}}$ rise edges, data written as described in (4) is output to pins D1 thru D24.
(7) Shift register 1 loads data added from outside as well as AND tie data which has the same contents as data latched by serial output latch.
(8) If the $\overline{C S}$ rises before CLK reaches the 24th bit, parallel output latch latches data which has been written on shift register, and output it to pins D1 thru D24.
(9) Pins D1 thru D24 are switched between input and output according to serial data input to pin DI. Pins for which "H" is written are set to input.


## OPERATION TIMING CHART



ABSOLUTE MAXIMUM RATINGS $\left(\mathrm{Ta}=-20 \sim 75^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Symbol | Parameter | Conditions | Ratings | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Vcc | Supply voltage |  | -0.5~+7.0 | V |
| VI | Input voltage |  | -0.5 ~Vcc + 0.5 | V |
| Vo | Output voltage |  | -0.5 ~ Vcc + 0.5 | V |
| IIK | Input protection diode current | VI<0V | -20 | mA |
|  |  | VI>Vcc | 20 |  |
| Iok | Output parasitic diode current | Vo<0V | -20 | mA |
|  |  | Vo>Vcc | 20 |  |
| IGND | GND current | GND | -150 | mA |
| Tstg | Storage temperature |  | -65 ~ 150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |
| Vcc | Supply voltage | 2 |  | 6 | V |
| VI | Input voltage | 0 |  | Vcc | V |
| Vo | Output voltage | 0 |  | Vcc | V |
| Topr | Operating temperature | -20 |  | 75 | ${ }^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS (VCc $=2 \sim 6 \mathrm{~V}$ unless otherwise noted)

| Symbol | Parameter | Test conditions |  | Limits |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ |  |  | $\mathrm{Ta}=-20 \sim 75^{\circ} \mathrm{C}$ |  |  |
|  |  |  |  | Min. | Typ. | Max. | Min. | Max. |  |
| $\mathrm{V}_{+}+$ | Upper threshold voltage | $\begin{aligned} & \mathrm{Vo}=0.1 \mathrm{~V}, \mathrm{Vcc}-0.1 \mathrm{~V} \\ & \|\mathrm{lo}\|=20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \text { CLK, } \overline{\mathrm{CS}}, \overline{\mathrm{~S}}, \\ & \mathrm{DI} \end{aligned}$ | $\begin{aligned} & 0.35 \\ & \times \mathrm{Vcc} \end{aligned}$ |  | $\begin{aligned} & \hline 0.8 \\ & \times \mathrm{Vcc} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.35 \\ & \times \mathrm{Vcc} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & \times \mathrm{Vcc} \end{aligned}$ | V |
| VT- | Lower threshold voltage | $\begin{aligned} & \text { Vo }=0.1 \mathrm{~V}, \mathrm{Vcc}-0.1 \mathrm{~V} \\ & \mid \mathrm{lo}=20 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & \hline 0.2 \\ & \times \mathrm{VCC} \end{aligned}$ |  | $\begin{aligned} & 0.65 \\ & \times \mathrm{Vcc} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & \times \mathrm{VCc} \end{aligned}$ | $\begin{aligned} & 0.65 \\ & \times V c c \end{aligned}$ | V |
| VIH | High-level input voltage | $\begin{aligned} & \mathrm{Vo}=0.1 \mathrm{~V}, \mathrm{Vcc}-0.1 \mathrm{~V} \\ & \mid \mathrm{lo}=20 \mu \mathrm{~A} \end{aligned}$ | D1 ~ D24 | $\begin{aligned} & \hline 0.75 \\ & \times \mathrm{Vcc} \end{aligned}$ |  |  | $\begin{aligned} & \hline 0.75 \\ & \times \mathrm{Vcc} \\ & \hline \end{aligned}$ |  | V |
| VIL | Low-level input voltage | $\begin{aligned} & \mathrm{VO}=0.1 \mathrm{~V}, \mathrm{Vcc}-0.1 \mathrm{~V} \\ & \mid \mathrm{lo}=20 \mu \mathrm{~A} \end{aligned}$ |  |  |  | $\begin{aligned} & \hline 0.25 \\ & \times \mathrm{VcC} \\ & \hline \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 0.25 \\ \times \mathrm{VcC} \end{array}$ | V |
| Vol | Open drain low-level output voltage | $\begin{aligned} & \mathrm{VI}=\mathrm{V} \mathrm{~T}_{+}, \mathrm{VT}- \\ & \mathrm{VcC}=4.5 \mathrm{~V} \end{aligned}$ | l L=5mA |  |  | 0.4 |  | 0.5 | V |
| Io | Output leakage current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}^{+}+$, $\mathrm{V}^{\text {- }}$ | V O=Vcc |  |  | 1.0 |  | 10.0 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{Vcc}=6 \mathrm{~V}$ | $\mathrm{V} 0=\mathrm{GND}$ |  |  | -1.0 |  | -10.0 |  |
| IIH | High-level Input leakage current | V I=Vcc | $\mathrm{VcC}=6.0 \mathrm{~V}$ |  |  | 0.1 |  | 1.0 | $\mu \mathrm{A}$ |
| IIL | Low-level output leakage current | V I GND | $\mathrm{VcC}=6.0 \mathrm{~V}$ |  |  | -0.1 |  | -1.0 | $\mu \mathrm{A}$ |
| ICC | Static power dissipation | $\mathrm{V}=\mathrm{Vcc}, \mathrm{GND}$ | $\mathrm{VcC}=6.0 \mathrm{~V}$ |  |  | 20.0 |  | 200.0 | $\mu \mathrm{A}$ |

SWITCHING CHARACTERISTICS (Vcc = 5V)

| Symbol | Parameter | Test conditions | Limits |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ |  |  | $\mathrm{Ta}=-20 \sim 75^{\circ} \mathrm{C}$ |  |  |
|  |  |  | Min. | Typ. | Max. | Min. | Max. |  |
| fmax | Input clock maximum repetitive frequency | $\begin{gathered} \mathrm{CL}=50 \mathrm{pF} \\ \mathrm{RL}=1 \mathrm{k} \Omega \\ \text { (Note) } \end{gathered}$ | 2.5 |  |  | 1.9 |  | MHz |
| tPLZ | "L-Z" and "Z-L" outputs propagation time CLK-DO |  |  |  | 300 |  | 400 | ns |
| tPZL |  |  |  |  | 300 |  | 400 | ns |
| tPLZ | "L-Z" and "Z-L" outputs propagation time CS-D1 to D24 |  |  |  | 300 |  | 400 | ns |
| tPZL |  |  |  |  | 300 |  | 400 | ns |
| tPLZ | "L-Z" outputs propagation time $\overline{\mathrm{S}}=\mathrm{DO}$, D1 to D24 |  |  |  | 300 |  | 400 | ns |

TIMING CONDITIONS (Vcc = 5V)

| Symbol | Parameter | Test conditions | Limits |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Ta $=25^{\circ} \mathrm{C}$ |  |  | $\mathrm{Ta}=-20 \sim 75^{\circ} \mathrm{C}$ |  |  |
|  |  |  | Min. | Typ. | Max. | Min. | Max. |  |
| tw | CLK, $\overline{\mathrm{CS}}$ and $\overline{\mathrm{S}}$ pulse width |  | 200 |  |  | 260 |  | ns |
| tsu | DI setup time (in response to CLK) |  | 100 |  |  | 130 |  | ns |
|  | $\overline{\mathrm{CS}}$ setup time (in response to CLK) |  | 100 |  |  | 130 |  |  |
|  | DI thru D24 setup time (in response to $\overline{\mathrm{CS}}$ ) |  | 100 |  |  | 130 |  |  |
| th | DI hold time (in response to CLK) |  | 100 |  |  | 130 |  | ns |
|  | $\overline{\mathrm{CS}}$ hold time (in response to CLK) |  | 100 |  |  | 130 |  |  |
|  | D1 thru D24 hold time (in response to $\overline{\mathrm{CS}}$ ) |  | 100 |  |  | 130 |  |  |
| trec | $\overline{\mathrm{CS}}$ recovery time (in response to $\overline{\mathrm{S}}$ ) |  | 100 |  |  | 130 |  | ns |

## NOTE: TEST CIRCUIT


(1)Pulse generator (PG) characteristics: $\mathrm{tr}=\mathrm{tf}=6 \mathrm{~ns}$ (10\% ~ $90 \%$ )
(2) Capacitance CL includes connection floating capacitance and probe input capacitance.

TIMING CHARTS


DI

$\overline{C S}$

CLK


