

### Features

- Fully compatible with J2411 Single Wire CAN specification for Class B in vehicle communications
- **Ο** 30 μA typical power consumption in sleep mode independent from CAN voltage range
- □ Operating voltage range 5V to 27V
- □ Up to 40 kbps bus speed
- □ Up to 100 kbps high-speed transmission mode
- □ Logic inputs compatible with 3.3V and 5V supply systems
- Control pin for external voltage regulators
- Low RFI due to output wave shaping in normal and high speed wake up mode
- □ Fully integrated receiver filter
- Bus terminals proof against short-circuits and transients in automotive environment
- □ Loss of ground protection
- D Protection against load dump, jump start
- □ Thermal overload and short circuit protection
- **ESD** protection of 4 kV on CAN pin (2kV on any other pin)
- □ Undervoltage lock-out
- □ Bus dominant timeout feature
- □ 14-pin thermally enhanced SOIC package

| Ordering Information |                   |             |  |  |  |
|----------------------|-------------------|-------------|--|--|--|
| Part No.             | Temperature Range | Package     |  |  |  |
| TH8056 KDC           | K (-40 to 125 °C) | DC (SOIC14) |  |  |  |

## General Description

The TH8056 is a physical layer device for a single wire data link capable of operating with various CSMA/CR protocols such as the Bosch Controller Area Network (CAN) version 2.0. This serial data link network is intended for use in applications where a high data rate is not required and a lower data rate can achieve cost reductions in both the physical media components and the microprocessor and/or dedicated logic devices which use the network.

The network shall be able to operate in either the normal data rate mode or the high speed data download mode for assembly line and service data transfer operations. The high speed mode is only intended to be operational when the bus is attached to an off-board service node. This node shall provide temporary bus electrical loads which facilitate higher speed operation.

The bit rate for normal communications is typically 33.33kbit/s, for high speed transmissions like described above a typical bit rate of 83.33kbit/s is recommended. The TH8056 is designed in accordance to the Single Wire CAN Physical Layer Specification GMW3089 V2.1 and supports many additional features like undervoltage lockout, timeout for faulty blocked input signals, output blanking time in case of bus ringing and a very low sleep mode current.



# Contents

| 1.                                                            | Fund                                                        | ctional Diagram                                                                                                                                                                                                               | 3                |
|---------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 2.                                                            | Elect                                                       | trical Specification                                                                                                                                                                                                          | 4                |
| 2<br>2<br>2<br>2<br>2                                         | 2.2<br>2.3<br>2.4<br>2.5                                    | Operating Conditions       4         Absolute Maximum Ratings       4         Static Characteristics       4         Dynamic Characteristics       5         Bus loading requirements       6         Timing Diagrams       6 | 4<br>5<br>7<br>8 |
| 3.                                                            | Fund                                                        | ctional Description11                                                                                                                                                                                                         | 1                |
| 3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8<br>8.8<br>8.9 | TxD Input pin1Mode 0 and Mode 1 pins1RxD Output pin12Bus LOAD pin12V <sub>bat</sub> INPUT pin13CAN BUS pin13INH Pin13State Diagram14Application Circuitry15                                                                   | 12233345         |
| 4.                                                            | Pin [                                                       | Description16                                                                                                                                                                                                                 | 6                |
| 5.                                                            | Pack                                                        | rage Dimensions                                                                                                                                                                                                               | 7                |
| 6.                                                            | Revi                                                        | sion History18                                                                                                                                                                                                                | B                |
| 7.                                                            | Relia                                                       | ability Information                                                                                                                                                                                                           | 9                |
| 8.                                                            | ESD                                                         | Precautions 19                                                                                                                                                                                                                | 9                |
| 9.                                                            | Disc                                                        | laimer                                                                                                                                                                                                                        | 1                |

# List of Figures

| Figure 1 - Block Diagram            | 3  |
|-------------------------------------|----|
| Figure 2 - Input / Output Timing    |    |
| Figure 3 - Wakeup Filter Time Delay |    |
| Figure 4 - Receive Blanking Time    | 10 |
| Figure 5 - Truth Table              | 11 |
| Figure 6 - State Diagram            | 14 |
| Figure 7 - Application Circuitry    |    |



# 1. Functional Diagram







# 2. Electrical Specification

All voltages are referenced to ground (GND). Positive currents flow into the IC.

The absolute maximum ratings (in accordance with IEC 134) given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may affect the reliability of the device.

# 2.1 Operating Conditions

| Parameter                     | Symbol | Min | Мах | Unit |
|-------------------------------|--------|-----|-----|------|
| Battery voltage               | VBAT   | 5.0 | 18  | V    |
| Operating ambient temperature | TA     | -40 | 125 | °C   |
| Junction temperature          | τJ     | -40 | 150 | °C   |

# 2.2 Absolute Maximum Ratings

| Parameter                                  | Symbol                | Condition                                                                 | Min  | Мах                  | Unit |
|--------------------------------------------|-----------------------|---------------------------------------------------------------------------|------|----------------------|------|
| Supply Voltage                             | V <sub>BAT</sub>      |                                                                           | -0.3 | 18                   | V    |
| Short-term supply voltage                  | VBAT.Id               | Load dump; t<500ms                                                        |      | 40                   | V    |
| Short-term supply voltage                  | V BAT.IO              | Jump start; t<1min                                                        |      | 27                   | , v  |
| Transient supply voltage                   | V <sub>BAT.tr1</sub>  | ISO 7637/1 pulse 1 <sup>[1]</sup>                                         | -50  |                      | V    |
| Transient supply voltage                   | VBATtr2               | ISO 7637/1 pulses 2 <sup>[1]</sup>                                        |      | 100                  | V    |
| Transient supply voltage                   | VBATtr3               | ISO 7637/1 pulses 3A, 3B                                                  | -200 | 200                  | V    |
| CANH voltage                               | V <sub>CANH</sub>     | V <sub>BAT</sub> <= 27V                                                   | -20  | 40                   | V    |
| on with voltage                            | V CANH                | $V_{BAT} = 0$                                                             | -40  | 40                   | , v  |
| Transient bus voltage                      | VCANHtr1              | ISO 7637/1 pulse 1 <sup>[2]</sup>                                         | -50  |                      | V    |
| Transient bus voltage                      | VCANH.tr2             | ISO 7637/1 pulses 2 <sup>[2]</sup>                                        |      | 100                  | V    |
| Transient bus voltage                      | V <sub>CANH.tr3</sub> | ISO 7637/1 pulses 3A, 3B <sup>[2]</sup>                                   | -200 | 200                  | V    |
| DC voltage on pin LOAD                     | VLOAD                 | via $R_T > 2k\Omega$                                                      | -40  | 40                   | V    |
| DC voltage on pins TxD, MODE1, MODE0,RxD,  | V <sub>DC</sub>       |                                                                           | -0.3 | 7                    | V    |
| ESD capability of CANH                     | ESDCANHB              | Human body model,<br>equivalent to discharge<br>100pF with $1.5k\Omega$ , | -4   | 4                    | kV   |
| ESD capability of any other pins           | ESDHB                 | Human body model,<br>equivalent to discharge<br>100pF with $1.5k\Omega$ , | -2   | 2                    | kV   |
| Maximum latch – up free current at any Pin | ILATCH                |                                                                           | -500 | 500                  | mA   |
| Maximum power dissipation                  | Ptot                  | At $T_{amb} = +125 \ ^{\circ}C$                                           |      | > 400 <sup>[3]</sup> | mW   |
| Thermal impedance                          | $\Theta$ JA           | in free air                                                               |      | < 70                 | K/W  |
| Storage temperature                        | Tstg                  |                                                                           | -55  | 150                  | °C   |
| Junction temperature                       | Tvj                   |                                                                           | -40  | 150                  | °C   |

 $<sup>^{[1]}</sup>$  ISO 7637 test pulses are applied to VBAT via a reverse polarity diode and >1uF blocking capacitor .

<sup>&</sup>lt;sup>[2]</sup> ISO 7637 test pulses are applied to CANH via a coupling capacitance of 1 nF.

<sup>&</sup>lt;sup>[3]</sup> The application board shall be realized with a ground copper foil area >150mm<sup>2</sup>



## 2.3 Static Characteristics

Unless otherwise specified all values in the following tables are valid for  $V_{BAT} = 5V$  to 27V and  $T_{AMB}$ =-40°C to 125°C. All voltages are referenced to ground (GND), positive currents are flow into the IC.

| Parameter                                                | Symbol                     | Condition                                                                                                   | Min                    | Тур | Мах                    | Unit |
|----------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------|------------------------|-----|------------------------|------|
|                                                          | <u>.</u>                   | PIN VBAT                                                                                                    | <u> </u>               |     | <u>1</u>               |      |
| Operating supply voltage                                 | VBAT                       |                                                                                                             | 5                      | 12  | 18                     | V    |
| Short duration Operating supply voltage                  | V <sub>BAT_JS</sub>        | T<1min, T <sub>amb</sub> < 85°C                                                                             | 18                     |     | 27                     | V    |
| Undervoltage lock-out                                    | VBATuv                     |                                                                                                             | 4.3                    |     | 4.8                    | V    |
| Supply current, recessive, all active modes              | IBATN                      | V <sub>BAT</sub> = 18V , TxD open                                                                           |                        | 3.5 | 5                      | mA   |
| Normal mode supply current, dominant                     | BATN <sup>[2]</sup>        | $V_{BAT} = 18V MODE0=MODE1=H$<br>TxD=L, R <sub>load</sub> = 200 $\Omega$                                    |                        | 28  | 33                     | mA   |
| High-speed mode supply current, dominant                 | Ibatn <sup>[2]</sup>       | $V_{BAT} = 18V$<br>MODE0=H,MODE1=L,TxD=L,<br>$R_{load} = 92\Omega$                                          |                        | 55  | 60                     | mA   |
| Wake-up mode supply current, dominant                    | BATW <sup>[2]</sup>        | $V_{BAT} = 18V$<br>MODE0=L,MODE1=H, TxD=L,<br>$R_{load} = 200\Omega$                                        |                        | 59  | 65                     | mA   |
| Sleep mode supply current                                | I <sub>BATS</sub>          | V <sub>BAT</sub> =18V, TxD, RxD, MODE0,<br>MODE1 open;                                                      |                        | 30  | 50                     | μA   |
|                                                          | -                          | PIN CANH                                                                                                    |                        |     | -                      |      |
| Bus output voltage                                       | Voh                        | $R_L > 92\Omega$ ,<br>Normal, high-speed mode,<br>$5V < V_{BAT} < 6V$                                       | 3.4                    |     | 5.1                    | V    |
| Bus output voltage                                       | V <sub>oh</sub>            | $\begin{array}{l} R_{\text{L}} > 200 \Omega, \mbox{ Normal mode}, \\ 6V < V_{\text{BAT}} < 27V \end{array}$ | 4.4                    |     | 5.1                    | V    |
| Bus output voltage                                       | Voh                        | $\begin{array}{l} R_L > 92 \Omega, \ high-speed \ mode, \\ 8V < V_{BAT} < 18V \end{array}$                  | 4.4                    |     | 5.1                    | V    |
| Fixed Wake-up Output High Voltage                        | VohWuFix                   | Wake-up mode, $R_L > 200\Omega$ , 11.2V < V <sub>BAT</sub> < 27V                                            | 9.9                    |     | 12.5                   | V    |
| Offset Wake-up Output High Voltage                       | VohWuOffset                | Wake-up mode, $R_L > 200\Omega$ ,<br>5.5V < V <sub>BAT</sub> < 11.2V                                        | V <sub>BAT</sub> – 1.5 |     | V <sub>BAT</sub>       | V    |
| Recessive state output voltage                           | Vol                        | Recessive state or sleep mode, $R_{load} = 6.5 \text{ k}\Omega$ ,                                           | -0.2                   |     | 0.20                   | V    |
| Bus short circuit current                                | -Ican_short                | $V_{CANH} = 0V, V_{BAT} = 27V,$<br>TxD = 0V                                                                 | 50                     |     | 150                    | mA   |
| Bus leakage current during loss of ground                | ILKN_CAN <sup>[1]</sup>    | Loss of ground, V <sub>CANH</sub> = 0V                                                                      | -50                    |     | 10                     | μA   |
| Bus leakage current, bus positive                        | ILKP_CAN                   | TxD high;                                                                                                   | -10                    |     | 10                     | μA   |
| Bus input threshold Vih                                  |                            | Normal, high-speed mode                                                                                     | 2.0                    | 2.1 | 2.2                    | V    |
| Bus input hysteresis                                     | Vihhys                     | Normal, high-speed mode                                                                                     | 0.02                   |     | 0.1                    | V    |
| Fixed Wake-up Input High Voltage VihWuFix <sup>[2]</sup> |                            | Sleep mode, $V_{BAT} > 11.2V$                                                                               | 6.6                    |     | 7.9                    | V    |
| Offset Wake-up Input High Voltage<br>Threshold           | VihWuOffset <sup>[2]</sup> | Sleep mode                                                                                                  | V <sub>BAT</sub> -4.3  |     | V <sub>BAT</sub> -3.25 | V    |



# TH8056 Enhanced Single Wire CAN Transceiver

| Parameter                              | Symbol                         | Condition                                       | Min     | Тур     | Мах  | Unit |  |  |
|----------------------------------------|--------------------------------|-------------------------------------------------|---------|---------|------|------|--|--|
|                                        | <b>, , , , , , , , , ,</b>     | PIN LOAD                                        |         | 51      | -    |      |  |  |
| Voltage on switched ground pin         | VLOAD                          | IRTH = 5mA                                      |         |         | 0.5  | V    |  |  |
| Voltage on switched ground pin         | VLOAD_LOB                      | I <sub>LOAD</sub> = 7mA , V <sub>BAT</sub> = 0V |         |         | 1    | V    |  |  |
| Load resistance during loss of battery | RLOAD_LOB                      | VBAT = 0, RLOAD = 2K, VCANH = 5V                | 1.6K    |         | 2.4K | Ω    |  |  |
| PIN TXD,MODE0,MODE1                    |                                |                                                 |         |         |      |      |  |  |
| High level input voltage               | Vih                            |                                                 | 2.0     |         |      | V    |  |  |
| Low level input voltage                | Vil                            |                                                 |         |         | 0.8  | V    |  |  |
| TxD pull up current                    | -IIL_TXD                       | TxD = L, MODE0 and 1 = H                        | 20      |         | 50   | μA   |  |  |
| MODE pull down resistor                | RMODE_pd                       |                                                 | 20      |         | 40   | kΩ   |  |  |
|                                        |                                | PIN RXD                                         |         |         |      |      |  |  |
| Low level output voltage               | V <sub>ol_rxd</sub>            | I <sub>RxD</sub> = 2mA                          |         |         | 0.4  | V    |  |  |
| High level output leakage              | lih_rxd                        | V <sub>RxD</sub> = 5V                           | -10     |         | 10   | μA   |  |  |
| RxD output current                     | lrxd                           | $V_{RxD} = 5V$                                  |         |         | 70   | mA   |  |  |
|                                        |                                | PIN INH                                         |         |         |      |      |  |  |
| High level output voltage              | V <sub>oh_INH</sub>            | I <sub>INH</sub> = -180µА                       | Vs-0.8V | Vs-0.5V |      | V    |  |  |
| Leakage current                        | I <sub>INH_Ik</sub>            | $ModeO/1 = L$ , $V_{INH} = OV$                  | -5      |         | 5    | μA   |  |  |
| Overtemperature Protection             |                                |                                                 |         |         |      |      |  |  |
| Thermal shutdown                       | T <sub>sd</sub> <sup>[2]</sup> |                                                 | 155     |         | 180  | °C   |  |  |
| Thermal recovery                       | T <sub>rec</sub> [2]           |                                                 | 126     |         | 150  | °C   |  |  |

 $<sup>$^{[1]}$</sup>$  Leakage current in case of Loss of ground is the summary of both currents  $I_{LKN\_CAN}$  and  $I_{LKN\_LOAD}$ .  $$^{[2]}$$  Thresholds not tested in production, but characterized and guaranteed by design



## 2.4 Dynamic Characteristics

Unless otherwise specified all values in the following table are valid for  $V_{BAT}$  = 5V to 27V and  $T_{AMB}$  = -40°C to 125°C

| Parameter                                                         | Symbol                            | Condition                                                                                                                                                                   | Min | Тур | Max  | Unit |
|-------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Transmit delay in normal & wake up mode,<br>rising edge           | t <sub>Tr</sub> [1]               | $\tau$ = 1µs/4µs , measured from TXD=0.8V to V <sub>CANH</sub> =1V/3.7V                                                                                                     | 3   |     | 6.3  | μs   |
| Transmit delay in wake-up mode to V <sub>ihWU</sub> , rising edge | t <sub>TWUr</sub> <sup>[2]</sup>  | $ \begin{aligned} \tau &= 1 \mu s / 4 \mu s \text{ , measured from} \\ TXD &= 0.8 V \text{ to } V_{\text{CANH}} &= 1 V / 9.4 V, \\ V_{\text{BAT}} &> 11.2 V \end{aligned} $ | 3   |     | 18   | μs   |
| Transmit delay in normal mode,<br>falling edge                    | t <sub>Tf</sub> <sup>[3]</sup>    | $\tau$ = 1µs/ 4µs ,measured from TXD=2V to V_{CANH}=3.7V/1V                                                                                                                 | 3   |     | 8.5  | μs   |
| Transmit delay in wake-up mode,<br>falling edge                   | t <sub>TWU1f</sub> <sup>[3]</sup> | $\label{eq:tau} \begin{split} \tau &= 1 \mu s / 4 \mu s \text{ ,measured from} \\ TXD=2V \text{ to } V_{\text{CANH}}=3.7V / 1V \end{split}$                                 | 3   |     | 13.7 | μs   |
| Transmit delay in high-speed mode, rising edge                    | t <sub>THSr</sub> <sup>[4]</sup>  | $ \begin{aligned} \tau &= 1.5 \mu s \text{ ,measured from} \\ TXD=2.0V \text{ to } V_{CANH}=1V/3.7V, \\ 8V &< V_{BAT} < 18V \end{aligned} $                                 | 0.1 |     | 1.5  | μs   |
| Transmit delay in high-speed mode,<br>falling edge                | t <sub>THS f</sub> [5]            | $ \begin{aligned} \tau &= 1.5 \mu s, \text{ measured from} \\ TXD &= 0.8 V \text{ to } V_{CANH} &= 3.7 V/1 V \\ 8 V &< V_{BAT} &< 18 V \end{aligned} $                      | 0.1 |     | 3    | μs   |
| Receive delay , all active modes                                  | t <sub>DR</sub> <sup>[6]</sup>    | CANH to RxD, measured from $V_{CANH}$ =2.2V , RxD=H to L                                                                                                                    | 0.3 |     | 1    | μs   |
| Receive delay , all active modes                                  | t <sub>RD</sub> [6]               | CANH to RxD, measured from $V_{CANH}=2.2V$ , RxD=L to H                                                                                                                     | 0.3 |     | 1    | μs   |
| Input minimum pulse length, all active modes                      | t <sub>mpDR</sub> <sup>[6]</sup>  | CANH to RxD, measured from $V_{CANH}=2.2V$ , RxD=H to L                                                                                                                     | 0.2 |     | 1    | μs   |
| Input minimum pulse length, all active modes                      | t <sub>mpRD</sub>                 | CANH to RxD, measured from $V_{CANH}$ =2.2V, RxD=L to H                                                                                                                     | 0.2 |     | 1    | μs   |
| Wake-up filter time delay                                         | twur                              | See diagrams, Figure 3                                                                                                                                                      | 10  |     | 70   | μs   |
| Receive blanking time after<br>TxD L-H transition                 | trb                               | See diagrams, Figure 4                                                                                                                                                      | 0.5 |     | 6    | μs   |
| TxD time-out reaction time                                        | t <sub>tout</sub>                 | Normal and high speed mode                                                                                                                                                  |     | 15  |      | ms   |
| TxD time-out reaction time                                        | t <sub>toutwu</sub>               | Wake up mode                                                                                                                                                                |     | 20  |      | ms   |
| Delay from Normal to High Speed/HVWU<br>Mode                      | t <sub>dnhs</sub>                 |                                                                                                                                                                             |     |     | 30   | μs   |
| Delay from High Speed /HVWU to Normal<br>Mode                     | t <sub>dhsn</sub>                 |                                                                                                                                                                             |     |     | 30   | μs   |
| Delay from Normal Mode to Standby                                 | t <sub>dsby</sub>                 |                                                                                                                                                                             |     |     | 500  | μs   |



| Parameter                        | Symbol             | Condition | Min | Тур | Мах  | Unit |
|----------------------------------|--------------------|-----------|-----|-----|------|------|
| Delay from Standby to Sleep Mode | tdsleep            |           | 100 | 250 | 1000 | ms   |
| Delay from Sleep to normal Mode  | t <sub>dsnwu</sub> |           |     |     | 50   | μs   |

<sup>&</sup>lt;sup>[1]</sup> The maximum signal delay time for a bus rising edge is measured from V<sub>cmos il</sub> on the TxD input pin to the V<sub>ihMax</sub> + V<sub>g off</sub> max level on CANH at maximum network time constant, minimum signal delay time for a bus rising edge is measured from V<sub>cmos ih</sub> on the TxD input pin to 1V on CANH at minimum network time constant. These definitions are valid in both normal and HVWU mode

- <sup>[3]</sup> Maximum signal delay time for a bus falling edge is measured from V <sub>cmos ih</sub> on the TxD input pin to 1V on CANH at maximum network time constant, minimum signal delay time for a bus falling edge is measured from V <sub>cmos ih</sub> on the TxD input pin to the V<sub>ihMax</sub> + V <sub>g off</sub> max level on CANH. These definitions are valid in both normal and HVWU mode .
- <sup>[4]</sup> The signal delay time in high speed mode for a bus rising edge is measured from V<sub>cmos il</sub> on the TxD input pin to the V<sub>ihMax</sub> + V<sub>g</sub> off max level on CANH at maximum high speed network time constant
- <sup>[5]</sup> The signal delay time in high speed mode for a bus falling edge is measured from V<sub>cmos ih</sub> on the TxD input pin to 1V on CANH at maximum high speed network time constant
- <sup>[6]</sup> Receive delay time is measured from the rising / falling edge crossing of the nominal Vih value on CANH to the falling (Vcmos\_il\_max) / rising (Vcmos\_ih\_min) edge of RxD. This parameter is tested by applying a square wave signal to CANH. The minimum slew rate for the bus rising and falling edges is 50V/us. The low level on bus is always 0V. For normal mode and high-speed mode testing the high level on bus is 4V. For HVWU mode testing the high level on bus is Vbat 2V.

| Parameter                                     | Symbol            | Min  | Тур  | Мах   | Unit |
|-----------------------------------------------|-------------------|------|------|-------|------|
| Number of system nodes                        |                   | 2    |      | 32    |      |
| Network distance between any two ECU nodes    | Bus length        |      |      | 60    | m    |
| Node Series Inductor Resistance (if required) | Rind              |      |      | 6     | Ohm  |
| Ground Offset Voltage                         | Vgoff             |      |      | 1.5   | V    |
| Device Capacitance (unit load)                | Cul               | 198  | 220  | 300   | pF   |
| Network Total Capacitance                     | Ctt               | 396  |      | 19000 | pF   |
| Device Resistance (unit load)                 | R <sub>ul</sub>   | 6435 | 6490 | 6565  | Ohm  |
| Device Resistance (min load)                  | R <sub>min</sub>  | 2000 |      |       | Ohm  |
| Network Total Resistance                      | Rt                | 200  |      | 4596  | Ohm  |
| High-Speed Mode Network Resistance to GND     | R <sub>load</sub> | 92   |      | 185   | Ohm  |
| Network Time Constant [1]                     | τ                 | 1    |      | 4     | μs   |
| Network Time Constant, high-speed mode [1]    | τ                 |      |      | 1.5   | μs   |

# 2.5 Bus loading requirements

<sup>&</sup>lt;sup>[2]</sup> The maximum signal delay time for a bus rising edge in HVWU mode is measured from  $V_{cmos il}$  on the TxD input pin to the  $V_{ihWUMax} + V_{g off}$  max level on CANH at maximum network time constant, minimum signal delay time for a bus rising edge is measured from  $V_{cmos ih}$  on the TxD input pin to 1V on CANH at minimum network time constant

<sup>&</sup>lt;sup>[1]</sup> The network time constant incorporates the bus wiring capacitance. The minimum value is selected to limit radiated emissions. The maximum value is selected to ensure proper communication under all communication modes. Not all combinations of R and C are possible. The network time constants are applied as follows:

 $<sup>\</sup>tau = 1\mu s$  2 KOhm/510pF,  $\tau = 4\mu s$  210 Ohm/19nF,  $\tau = 1.5\mu s$  92 Ohm/16.8nF (high speed mode)



# TH8056 Enhanced Single Wire CAN Transceiver

# 2.6 Timing Diagrams



Figure 2 - Input / Output Timing





Figure 3 – Wake-up Filter Time Delay



Figure 4 - Receive Blanking Time



### 3. Functional Description

### 3.1 TxD Input pin

Logic command to transmit on the single wire CAN bus

#### TxD Polarity

- TxD = logic 1 (or floating) on this pin produces an undriven or recessive bus state (low bus voltage)
- TxD = logic 0 on this pin produces either a bus normal or a bus high voltage dominant state depending on the transceiver mode state (high bus voltage)

If the TxD pin is driven to a logic low state while Mode 0,1 pins are in the 0,0 or sleep state, the transceiver cannot drive the CAN Bus pin to the dominant state.

The transceiver provides an internal pull up on the TxD pin, which will cause the transmitter to default to the bus recessive state, when TxD is not driven.

TxD input signals are standard CMOS logic levels for 3.3V and 5V supply voltages.

#### Timeout feature

In case of a faulty blocked dominant TxD input signal the CANH output is switched off automatically after the specified TxD timeout reaction time to prevent a dominant bus. The transmission is continued by next TxD L to H transition without delay.

### 3.2 Mode 0 and Mode 1 pins

Select transceiver operating modes

The transceiver provides a weak internal pull down current on each of these pins, which causes the transceiver to default to sleep mode when they are not driven. The Mode input signals are standard CMOS logic level for 3.3V and 5V supply voltages.

| MO | M1 | Mode                 |
|----|----|----------------------|
| L  | L  | Sleep Mode           |
| н  | L  | High-Speed           |
| L  | н  | High Voltage Wake-Up |
| Н  | Н  | Normal Mode          |

#### Figure 5 - Truth Table

#### Mode 0 = 0, Mode 1 = 0 - Sleep mode

Transceiver is in low power state, waiting for wake-up via high voltage signal or by mode pins change to any state other than 0,0. In this state, the CAN Bus pin is not in the dominant state regardless of the state of the TxD pin.

#### Mode 0 = 1, Mode 1 = 0 - High-Speed mode

This mode allows high-speed download with bitrates up to 100Kbit/s. The output waveshaping circuit is disabled in this mode. Bus transmitters which require communicating in high speed mode are able to drive reduced bus resistance during this mode.



#### Mode 0 = 0, Mode 1 = 1 - Transmit with high voltage signals to wake up remote nodes (HVWU)

This bus includes a selective node awake capability, which allows normal communication to take place among some nodes while leaving the other nodes in an undisturbed sleep state. This is accomplished by controlling the signal voltages such that all nodes must wake up when they receive a higher voltage message signal waveform. The communication system communicates to the nodes information as to which nodes are to stay operational (awake) and which nodes are to put themselves into a non\_communicating low power "sleep" state. Communication at the lower, normal voltage levels does not disturb the sleeping nodes.

#### Mode 0 = 1, Mode 1 = 1 - Normal speed and signal voltage mode

Transmission bit rate in normal communication is 33.333 Kbits/sec. In normal transmission mode the TH8056 supports controlled waveform rise and overshoot times. Waveform trailing edge control is required to assure that high frequency components are minimized at the beginning of the downward voltage slope. The remaining fall time occurs after the bus is inactive with drivers off and is determined by the RC time constant of the total bus load.

#### 3.3 RxD Output pin

Logic data as sensed on the single wire CAN bus

#### RxD polarity

RxD = logic 1 on this pin indicates a bus recessive state (low bus voltage) RxD = logic 0 on this pin indicates a bus normal or high-voltage bus dominant state

#### RxD in Sleep Mode

RxD does not pass signals to the micro processor while in sleep mode until a valid wake up bus voltage level is received or the Mode 0, 1 pins are not 0,0 respectively. When the valid wake-up bus signal awakens the transceiver, the RxD pin signalises an interrupt (logic 0 for dominant high-voltage signal). If there is no mode change within the time stated (typically 250ms), the transceiver reenters the sleep mode as described in 3.7

When not in sleep mode all valid bus signals will be sent out on the RxD pin.

#### RxD Typical Load

Resistance: 2.7 kohms Capacitance: < 25 pF

### 3.4 Bus LOAD pin

Resistor ground with internal open-on-loss-of-ground protection

When the ECU experiences a loss of ground condition, this pin is switched to a high impedance state.

The ground connection through this pin is not interrupted in any transceiver operating mode including the sleep mode. The ground connection only is interrupted when there is a valid loss of ground condition.

This pin provides the bus load resistor with a path to ground which contributes less than 0.1 volts to the bus offset voltage when sinking the maximum current through one unit load resistor.

The transceiver's maximum bus leakage current contribution to  $V_{ol}$  from the LOAD pin when in a loss of ground state is 50 uA over all operating temperatures and 3.5 V <  $V_{batt}$  < 27 V.



# 3.5 V<sub>bat</sub> INPUT pin

Vehicle Battery Voltage

The transceiver is fully operational as described in chapter 2 over the range  $5V < V_{batt IC} < 18V$  as measured between the GND pin and this pin.

For  $5V < V_{batt IC} < 6V$  the bus operates in all active modes with reduced dominant output voltage. High voltage wake-up call is not possible (dominant output voltage is the same as in normal or high-speed mode). The transceiver operates in normal mode when  $18V < V_{batt IC} < 27V$  at  $85^{\circ}C$  for one minute.

For 0V<  $V_{bat IC}$  < 4.8V, the bus is passive (not driven dominantly) and RxD is undriven (high), regardless of the state of the TxD pin (undervoltage lockout).

#### 3.6 CAN BUS pin

Bus Input/Output

#### Wave Shaping in normal and HVWU mode

Wave shaping is incorporated into the transmitter to minimize EMI radiated emissions. An important contributor to emissions is the rise and fall times during output transitions at the "corners" of the voltage waveform. The resultant waveform is one half of a sine wave of frequency 50 - 65 kHz at the rising waveform edge and one quarter of this sine wave at falling or trailing edge.

#### Short circuits

If the CAN BUS pin is shorted to ground for any duration of time, the current is limited to the specified value, until an over temperature shut down circuit disables the output high side drive source transistor (before the local die temperature exceeds the damage limit threshold).

#### Loss of ground

In case of an ECU loss of ground condition, the LOAD pin is switched into high impedance state. The CANH transmission is continued until the undervoltage lock out voltage threshold is detected.

#### Loss of battery

In case of loss of battery (VBAT = 0 or open) the transceiver does not disturb bus communication. The maximum reverse current into power supply system doesn't exceed  $500\mu$ A.

#### 3.7 INH Pin

This Pin is a high voltage highside switch used to control the ECU's regulated microcontroller voltage supply. After power-on the transceiver automatically enters an intermediate standby mode, the INH output will become HIGH (VBAT) and therefore the external voltage regulator will provide the Vcc supply for the ECU. If there is no mode change within the time stated (typically 250ms), the transceiver reenters the sleep mode and the INH output goes to logic 0 (floating). When the transceiver has detected a valid wake-up condition (bus HVWU traffic which exceeds the wake-up filter time delay) the INH output will become HIGH (VBAT) again and the same procedure starts as described after power-on. In case of a mode change into any active mode the sleep timer is stopped and INH keeps high (VBAT) level. If the transceiver enters the sleep mode (M0,1=0), INH goes to logic 0 (floating) no sooner than typically 250ms when no wake-up signal is present.



## 3.8 State Diagram



Figure 6 - State Diagram



# 3.9 Application Circuitry



[1] recommended capacitance at VBAT\_ECU > 1uF (immunity to ISO7637/1 test pulses)

Figure 7 - Application Circuitry



# 4. Pin Description



| Pin | Name  | Ю-Тур | Description                                                                |
|-----|-------|-------|----------------------------------------------------------------------------|
| 1   | GND   | Р     | Ground                                                                     |
| 2   | TXD   | Ι     | Transmit data from MCU to CAN                                              |
| 3   | MODE0 | I     | Operating mode select input 0                                              |
| 4   | MODE1 | I     | Operating mode select input 1                                              |
| 5   | RXD   | 0     | Receive data from CAN to MCU                                               |
| 6   | N.C.  |       |                                                                            |
| 7   | GND   | Р     | Ground                                                                     |
| 8   | GND   | Р     | Ground                                                                     |
| 9   | INH   | 0     | Control Pin for external voltage regulator (high voltage high side switch) |
| 10  | VBAT  | Р     | Battery voltage                                                            |
| 11  | LOAD  | 0     | Resistor load (loss of ground low side switch)                             |
| 12  | CANH  | I/O   | Single wire CAN bus pin                                                    |
| 13  | N.C.  |       |                                                                            |
| 14  | GND   | Р     | Ground                                                                     |



# 5. Package Dimensions



#### Small Outline Integrated Circiut (SOIC), SOIC 14, 150 mil

|                                             | A1            | В              | С                | D              | E              | е     | Н              | h              | L              | А              | α        | ZD    | A2             |
|---------------------------------------------|---------------|----------------|------------------|----------------|----------------|-------|----------------|----------------|----------------|----------------|----------|-------|----------------|
| All Dimension in mm, coplanarity < 0.1 mm   |               |                |                  |                |                |       |                |                |                |                |          |       |                |
| min<br>max                                  | 0.10<br>0.25  | 0.36<br>0.45   | 0.19<br>0.25     | 8.56<br>8.74   | 3.81<br>3.99   | 1.27  | 5.80<br>6.20   | 0.25<br>0.50   | 0.41<br>1.27   | 1.52<br>1.72   | 0°<br>8° | 0.51  | 1.37<br>1.57   |
| All Dimension in inch, coplanarity < 0.004" |               |                |                  |                |                |       |                |                |                |                |          |       |                |
| min<br>max                                  | 0.004<br>0.01 | 0.014<br>0.018 | 0.0075<br>0.0098 | 0.337<br>0.344 | 0.160<br>0.167 | 0.050 | 0.228<br>0.244 | 0.010<br>0.020 | 0.016<br>0.050 | 0.060<br>0.068 | 0°<br>8° | 0.020 | 0.054<br>0.062 |



# 6. Revision History

| Version | Changes                                                                                                     | Remark          | Date          |
|---------|-------------------------------------------------------------------------------------------------------------|-----------------|---------------|
| 001     |                                                                                                             | Initial Release | Sep. 2002     |
| 001a    | <ul> <li>Added chapter revision history</li> <li>Error corrected within Figure 1 - Block Diagram</li> </ul> |                 | March<br>2003 |
| 001b    | - Pinout corrected within Figure 7 - Application Circuitry                                                  |                 | 06/13/03      |



# 7. Reliability Information

Melexis devices are classified and qualified regarding suitability for infrared, vapor phase and wave soldering with usual (63/37 SnPb-) solder (melting point at 183degC). The following test methods are applied:

IPC/JEDEC J-STD-020A (issue April 1999) Moisture/Reflow Sensitivity Classification For Nonhermetic Solid State Surface Mount Devices CECC00802 (issue 1994) Standard Method For The Specification of Surface Mounting Components (SMDs) of Assessed Quality MIL 883 Method 2003 / JEDEC-STD-22 Test Method B102 Solderability

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

For more information on manufacturability/solderability see quality page at our website: <u>http://www.melexis.com/</u>

## 8. ESD Precautions

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products.



# TH8056 Enhanced Single Wire CAN Transceiver

Your notes



### 9. Disclaimer

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.

The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2002 Melexis NV. All rights reserved.

For the latest version of this document. Go to our website at www.melexis.com

Or for additional information contact Melexis Direct:

Europe and Japan: Phone: +32 1367 0495 E-mail: sales\_europe@melexis.com All other locations: Phone: +1 603 223 2362 E-mail: sales\_usa@melexis.com

QS9000, VDA6.1 and ISO14001 Certified