

# HIP0051

## 0.25A/50V Octal Low Side Power Driver with Serial Bus Control

June 1996

## **Features**

- Eight Open Drain NDMOS Low Side Drivers Each Capable of 250mA
- High Voltage Power BiMOS with Low Idle and Standby Current
- Over-Voltage Clamp Protection
  - Each Output ..... 50V Typical
- Serial Data Input, Parallel Output Power Drive
- Common Enable for Output Drivers and Data Storage Register
- -40°C to 85°C Operating Range

## **Applications**

- Automotive and Industrial Systems
- · Solenoids, Relays and Lamp Drivers
- Logic and μP Controlled Drivers
- Robotic Controls

## Description

The HIP0051 is a logic controlled, eight channel Octal Low Side Power Driver. As shown in the Block Diagram, the outputs are controlled via the serial data interface which allows the data to be shifted out, allowing control of other cascaded serial devices.

The HIP0051 is fabricated in a Power BiMOS IC process, and is intended for use in automotive and other applications having a wide range of temperature and electrical stress conditions. It is particularly suited for driving lamps, displays, relays, and solenoids in applications where low operating power, high breakdown voltage, and high output current at high temperature is required.

## Ordering Information

| PART<br>NUMBER | TEMP.<br>RANGE (°C) | PACKAGE    | PKG.<br>NO. |  |
|----------------|---------------------|------------|-------------|--|
| HIP0051IB      | -40 to 85           | 20 Ld SOIC | M20.3       |  |



## Specifications HIP0051

## **Absolute Maximum Ratings**

| Output Voltage, V <sub>OUT</sub> (Note 1)0.3V to 40V                        |
|-----------------------------------------------------------------------------|
| Input Voltage, V <sub>IN</sub>                                              |
| Logic Supply Voltage, V <sub>CC</sub> 0.3V to +7V                           |
| Output Clamp Energy, 25°C (5ms Pulse)75mJ                                   |
| Continuous Output Load Current, I <sub>LOAD</sub> (Each Output) 0.25A       |
| Continuous Output Current, I <sub>LOAD</sub> (All Outputs ON, Note 2) 1.69A |
| Peak Output Current                                                         |
| Each Output, Other Outputs OFF ±2A                                          |
| Peak Avalanche Current (3ms duration) 1A                                    |

## **Thermal Information**

| Thermal Resistance (Typical, Note 3)                   | θ <sub>JA</sub> (°C/W)               |
|--------------------------------------------------------|--------------------------------------|
| SOIC Package                                           | 100                                  |
| Maximum Junction Temperature                           | 150 <sup>o</sup> C                   |
| Maximum Storage Temperature Range, T <sub>STG</sub> 55 | <sup>o</sup> C to 150 <sup>o</sup> C |
| Maximum Lead Temperature (Soldering 10s)               | 300°C                                |
| (SOIC Lead Tips Only)                                  |                                      |

## **Operating Conditions**

| Operating Ambient Temperature Range, T <sub>A</sub> 40°C to 85°C     |
|----------------------------------------------------------------------|
| Operating Logic Supply Voltage Range, V <sub>CC</sub> +4.5V to +5.5V |
| Power Output Driver Voltage Range 0 to V <sub>OC</sub>               |
| Max. Supply Current, with 100mA each Output 100μA                    |
| Max. Supply Current, with No Load, Outputs OFF100μA                  |
| Logic Input High Voltage0.7xV <sub>CC</sub>                          |
| Logic Input Low Voltage                                              |
| Typical Output R <sub>DSON</sub> Channel Resistance2Ω                |
| Typical Output Rise Time                                             |
| Typical Output Fall Time10μs                                         |
|                                                                      |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

- The MOSFET Output Drain is internally clamped with a Drain-to-Gate zener diode that turns-on the MOSFET; holding the Drain at the Output Clamp voltage V<sub>OC</sub>.
- 2. The maximum continuous current with all outputs on is limited by package dissipation. At  $25^{\circ}$ C ambient temperature, the maximum equal current with all outputs ON is 211mA in each output for a total of 1.69A. At a maximum ambient temperature of  $T_A = 85^{\circ}$ C and  $T_{DSON}(Max) = 3.5\Omega$ , each output is limited to 152mA and the total current for all 8 outputs ON is 8 x 152mA = 1.22A.
- 3.  $\theta_{\text{JA}}$  is measured with the component mounted on an evaluation PC board in free air.

## **Electrical Specifications** $V_{CC} = 4.5V$ to 5.5V, $V_{BATT} = 8V$ to 16V, $T_A = -40^{\circ}C$ to 85°C, Unless Otherwise Specified.

| PARAMETER                                               | SYMBOL              | TEST CONDITIONS                                                      | MIN                                     | TYP | MAX | UNITS |
|---------------------------------------------------------|---------------------|----------------------------------------------------------------------|-----------------------------------------|-----|-----|-------|
| OUTPUTS DRIVERS (DR0 TO DR                              | 7)                  |                                                                      |                                         | •   | •   | •     |
| Output Channel Resistance                               | r <sub>DS(ON)</sub> | Output Current = 200mA, T <sub>A</sub> = 85°C                        |                                         | 2   | 3.5 | Ω     |
| Output Clamping Voltage                                 | Voc                 | Outputs OFF                                                          | 42                                      | 50  | 58  | ٧     |
| Output Clamping Energy                                  | E <sub>OC</sub>     | 5ms Pulse, T <sub>A</sub> = 25 <sup>o</sup> C                        | 75                                      | 190 |     | mJ    |
| Peak Output Load Currents,<br>Short Duration            | I <sub>PEAK</sub>   | 100μs Duration, Each Output, all<br>Outputs ON, Duty Cycle ≤ 2%      | 0.85                                    | -   | -   | А     |
| Cold Start-up Lamp Currents                             | I <sub>LAMP</sub>   | 5ms Duration, Each Output, all 0.3 -<br>Outputs ON, Duty Cycle ≤ 17% |                                         | -   | А   |       |
| Output OFF Leakage Current                              | l <sub>OFF</sub>    | Output Voltage = 40V, T <sub>A</sub> = 85°C                          | Voltage = 40V, T <sub>A</sub> = 85°C0.2 |     | 10  | μΑ    |
| Output Rise Time                                        | t <sub>rise</sub>   | Load = $75\Omega$ , $0.01\mu$ F (RC in Parallel),                    | 0.5                                     | 4   | 30  | μs    |
| Output Fall Time                                        | t <sub>fall</sub>   | V <sub>BATT</sub> = 18V                                              | 0.5                                     | 10  | 30  | μs    |
| Output Delay from Strobe, High to Low Output Transition | t <sub>DHL</sub>    |                                                                      | 1                                       | 4   | 10  | μs    |
| Output Delay from Strobe, Low to High Output Transition | t <sub>DLH</sub>    |                                                                      | 0.2                                     | 2.6 | 10  | μs    |
| LOGIC SUPPLY                                            |                     |                                                                      |                                         | •   | •   |       |
| Logic Supply Current, Loaded                            | I <sub>CC</sub>     | All Outputs ON, 200mA Load at each Output                            | -                                       | -   | 100 | μА    |
| Logic Supply Current, No Load                           | Icc                 | All Outputs OFF                                                      | -                                       | -   | 100 | μΑ    |

## Specifications HIP0051

 $\textbf{Electrical Specifications} \qquad \text{V}_{CC} = 4.5 \text{V to } 5.5 \text{V}, \ \text{V}_{BATT} = 8 \text{V to } 16 \text{V}, \ \text{T}_{A} = -40 \text{°C to } 85 \text{°C}, \ \text{Unless Otherwise Specified}. \ \textbf{(Continued)}$ 

| PARAMETER                         | SYMBOL              | TEST CONDITIONS                   | MIN                | TYP                | MAX                | UNITS |  |  |
|-----------------------------------|---------------------|-----------------------------------|--------------------|--------------------|--------------------|-------|--|--|
| LOGIC INPUTS (EN, SI, SCK, STR    | )                   |                                   | •                  |                    |                    |       |  |  |
| Threshold Voltage at Falling Edge | V <sub>T-</sub>     | V <sub>CC</sub> = 5V ± 10%        | 0.2V <sub>CC</sub> | 0.3V <sub>CC</sub> | -                  | V     |  |  |
| Threshold Voltage at Rising Edge  | V <sub>T+</sub>     | V <sub>CC</sub> = 5V ± 10%        | -                  | 0.6V <sub>CC</sub> | 0.7V <sub>CC</sub> | V     |  |  |
| Hysteresis Voltage                | V <sub>H</sub>      | V <sub>T+</sub> - V <sub>T-</sub> | 0.85               | 1.4                | 2.25               | V     |  |  |
| Leakage Current                   | I <sub>LIN</sub>    | V <sub>CC</sub> = 5V              | -10                | -0.2               | 10                 | μΑ    |  |  |
| Leakage Current                   | I <sub>LIN</sub>    | V <sub>CC</sub> = 0V              | -10                | -0.1               | 10                 | μА    |  |  |
| SERIAL DATA CLOCK (SCK)           |                     |                                   |                    |                    |                    |       |  |  |
| Frequency                         | fsck                |                                   | -                  | -                  | 1.6                | MHz   |  |  |
| Pulse Width High                  | tW(CKH)             |                                   | 175                | 27                 | -                  | ns    |  |  |
| Pulse Width Low                   | t <sub>W(CKL)</sub> |                                   | 175                | 27                 | -                  | ns    |  |  |
| SERIAL DATA IN (SI)               |                     |                                   | •                  | •                  | •                  |       |  |  |
| Input Setup Time                  | t <sub>SUI</sub>    |                                   | -                  | 1.1                | 75                 | ns    |  |  |
| Input Hold Time                   | T <sub>HI</sub>     |                                   | -                  | 1.5                | 75                 | ns    |  |  |
| STROBE (STR)                      |                     |                                   |                    |                    |                    |       |  |  |
| Strobe Pulse Width                | t <sub>W(S)</sub>   |                                   | 150                | 12                 | -                  | ns    |  |  |
| Min. Clock to Strobe Delay        | t <sub>D(CS)</sub>  |                                   | 75                 | 5                  | -                  | ns    |  |  |
| SERIAL DATA OUT (SO)              |                     |                                   |                    |                    |                    |       |  |  |
| Low Level Output Voltage          | V <sub>OL</sub>     | Sink Current = 1.6mA              | -                  | 0.2                | 0.4                | V     |  |  |
| High Level Output Voltage         | V <sub>OH</sub>     | Source Current = -1.6mA           | 3.7                | 4.4                | -                  | V     |  |  |
| Propagation Delay                 | t <sub>P(CD)</sub>  |                                   | 75                 | 260                | -                  | ns    |  |  |



FIGURE 1. LOGIC TIMING CONTROL SPECIFICATIONS

## Pin Descriptions

## **V<sub>CC</sub>** - Logic Power Supply

The  $V_{CC}$  pin is the positive 5V logic voltage supply input for the IC. The normal operating voltage range is 4.5 to 5.5V. When switched on, the POR forces all outputs off.

#### **SCK - Serial Clock**

SCK is the clock input for the SPI interface. Output ON/OFF control data is clocked into an eight stage shift register on the rising edge of an external clock. This input has a Schmitt trigger.

#### SI - Serial Data In

SI is the Serial Data Input pin for the SPI interface. The eight Power Outputs are controlled by the serial data via the Output Data Buffer. This input has a Schmitt trigger.

#### STR - Strobe for the SPI Interface

When the STR pin is high, data from the 8-bit shift register is passed into the Output Data Buffers where it controls the ON-OFF state of each output driver. The data is latched in the Output Data Buffers on the trailing edge of the STR pulse. This input has a Schmitt trigger.

#### SO - Serial Data Out

The Serial Data Out allows other ICs to be serially cascaded. For example, a 10-bit LED driver may be located behind the HIP0051. A controlling microprocessor may then clock out 18 bits of information and simultaneously strobe both parts. The cascaded ICs may be the same or different from the HIP0051.

## DR0 to DR7 - Outputs 0 Thru 7

The Drain Output pins of the DMOS Power Drivers are capable of sinking 250mA.

#### EN - Enable

The Enable pin is an active low enable function for all eight output drivers. When  $\overline{\text{EN}}$  is high, drive from the Output Data Buffer is held low and all output drivers are disabled. When  $\overline{\text{EN}}$  is low, the output drivers are enabled and data in the 8-bit shift register is transparent to the Output Data Buffer. This input has a Schmitt trigger.

#### **LGND** and **GND** - Ground

LGND is the logic input power supply ground pin. The GND pins are common grounds for the Power Output Drivers. The power supplies for the logic and power circuits require a common ground. To minimize ground bounce at the logic input, the external ground return path for the GND pin should be separate from the LGND pin. LGND and GND have common substrate ground connections on the chip.

#### **OUTPUT CONTROL TABLE**

| STROBE | 8-BIT SERIAL DATA (LATCHED) |    |    |    |    |    |    |    | ОИТРИТ |     |     |     |     |     |     |     |
|--------|-----------------------------|----|----|----|----|----|----|----|--------|-----|-----|-----|-----|-----|-----|-----|
| 1      | D1                          | D2 | D3 | D4 | D5 | D6 | D7 | D8 | DR1    | DR2 | DR3 | DR4 | DR5 | DR6 | DR7 | DR8 |
| 1      | 0                           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | OFF    | OFF | OFF | OFF | OFF | OFF | OFF | OFF |
| 1      | 1                           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ON     | OFF |
| 1      | 1                           | 1  | 0  | 0  | 0  | 0  | 0  | 0  | ON     | ON  | OFF | OFF | OFF | OFF | OFF | OFF |
| 1      | 1                           | 1  | 1  | 0  | 0  | 0  | 0  | 0  | ON     | ON  | ON  | OFF | OFF | OFF | OFF | OFF |
| 1      | 1                           | 1  | 1  | 1  | 0  | 0  | 0  | 0  | ON     | ON  | ON  | ON  | OFF | OFF | OFF | OFF |
| 1      | 0                           | 0  | 0  | 0  | 1  | 1  | 1  | 1  | OFF    | OFF | OFF | OFF | ON  | ON  | ON  | ON  |
| 1      | 1                           | 1  | 1  | 1  | 1  | 1  | 1  | 1  | ON     | ON  | ON  | ON  | ON  | ON  | ON  | ON  |

## Small Outline Plastic Packages (SOIC)



NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch)
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M20.3 (JEDEC MS-013-AC ISSUE C)
20 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INC    | HES            | MILLIM | IETERS         |       |
|--------|--------|----------------|--------|----------------|-------|
| SYMBOL | MIN    | MAX            | MIN    | MAX            | NOTES |
| Α      | 0.0926 | 0.1043         | 2.35   | 2.65           | -     |
| A1     | 0.0040 | 0.0118         | 0.10   | 0.30           | -     |
| В      | 0.013  | 0.0200         | 0.33   | 0.51           | 9     |
| С      | 0.0091 | 0.0125         | 0.23   | 0.32           | -     |
| D      | 0.4961 | 0.5118         | 12.60  | 13.00          | 3     |
| E      | 0.2914 | 0.2992         | 7.40   | 7.60           | 4     |
| е      | 0.050  | BSC            | 1.27   | BSC            | -     |
| Н      | 0.394  | 0.419          | 10.00  | 10.65          | -     |
| h      | 0.010  | 0.029          | 0.25   | 0.75           | 5     |
| L      | 0.016  | 0.050          | 0.40   | 1.27           | 6     |
| N      | 2      | 0              | 2      | 7              |       |
| α      | 0°     | 8 <sup>0</sup> | 0°     | 8 <sup>0</sup> | =     |

Rev. 0 12/93

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com