## HD66760

## $104 \times 80$-dot Graphics LCD Controller/Driver for 256 Colors

## HITACHI

ADE-207-335A(Z)
Rev.2.0
September 2001

## Description

The HD66760, color-graphics LCD controller and driver LSI, displays 104-by-80-dot graphics for 256 STN colors. The HD66760's bit-operation functions and a 16-bit high-speed bus interface enable efficient data transfer and high-speed rewriting of data to the graphics RAM.

The HD66760 has various functions for reducing the power consumption of an LCD system, such as lowvoltage operation of $2.2 \mathrm{~V} / \mathrm{min}$., a step-up circuit to generate a maximum of six-times the LCD drive voltage from the supplied voltage, and voltage-followers to decrease the direct current flow in the LCD drive bleederresistors. Combining these hardware functions with software functions, such as a partial display with lowduty drive and standby and sleep modes, allows precise power control. The HD66760 is suitable for any midsized or small portable battery-driven product requiring long-term driving capabilities, such as digital cellular phones supporting a WWW browser, bidirectional pagers, and small PDAs.

## Features

- $104 \times 80$-dot graphics display LCD controller/driver for 256 STN colors
- Display mode change between 256 colors ( 8 bits per pixel) and four colors (2-bit per pixel)
- 16/8-bit high-speed bus interface
- I2C bus interface
- Clock synchronized serial interface
- Bit-operation functions for graphics processing:
- Write-data mask function in bit units
- Swap function of upper and lower bytes
- Logical operation in pixel unit and conditional write function
- Various color-display control functions:
- 256 of the 4,096 possible colors can be displayed at the same time (grayscale palette incorporated)
- Vertical scroll display function in raster-row units
- Color window cursor display supported by hardware
- Low-power operation supports:

Preliminary: The specifications of this device are subject to change without notice. Please contact your nearest Hitachi's Sales Dept. regarding specification.

- $\mathrm{Vcc}=2.2$ to 3.6 V (low voltage)
- $\mathrm{V}_{\text {LCD }}\left(=\mathrm{V}_{\text {LPS }}-\mathrm{GND}\right)=5$ to 15.5 V (liquid crystal drive voltage)
- Three-, four-, five-, or six-times step-up circuit for liquid crystal drive voltage
- 128-step contrast adjuster and voltage followers to decrease direct current flow in the LCD drive bleeder-resistors
- Power-save functions such as the standby mode and sleep mode
- Partial LCD drive of two screens in any position
- Programmable drive duty ratios (1/16-1/80) and bias values (1/4-1/10) displayed on LCD
- Internal RAM capacity: 8,320 bytes
- 312-segment $\times 80$-common liquid crystal display driver
- n-raster-row AC liquid-crystal drive (C-pattern waveform drive)
- Internal oscillation, hardware reset and software reset
- Shift change of segment and common drivers


## Total Current Consumption Characteristics (Vcc $=\mathbf{3 . 0}$ V, TYP Conditions, LCD Drive Power Current Included)

| Character Display Dot Size | Duty Ratio | R-C <br> Oscillation <br> Frequency | Frame Frequency | Total Power Consumption |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Normal Display Operation |  |  |  |
|  |  |  |  | Internal Logic | LCD <br> Power | Total* | Standby <br> Mode |
| $104 \times 16$ dots | 1/16 | 180 kHz | 70 Hz | ( $50 \mu \mathrm{~A}$ ) | $(25 \mu \mathrm{~A})$ | Four-times $(150 \mu \mathrm{~A})$ | $0.2 \mu \mathrm{~A}$ |
| $104 \times 24$ dots | 1/24 | 180 kHz | 70 Hz | $(60 \mu \mathrm{~A})$ | $(25 \mu \mathrm{~A})$ | Four-times $(160 \mu \mathrm{~A})$ |  |
| $104 \times 56$ dots | 1/56 | 180 kHz | 70 Hz | $(100 \mu \mathrm{~A})$ | $(25 \mu \mathrm{~A})$ | Five-times ( $225 \mu \mathrm{~A}$ ) |  |
| $104 \times 64$ dots | 1/64 | 180 kHz | 70 Hz | $(110 \mu \mathrm{~A})$ | $(25 \mu \mathrm{~A})$ | Five-times ( $235 \mu \mathrm{~A}$ ) |  |
| $104 \times 72$ dots | 1/72 | 180 kHz | 70 Hz | $(120 \mu \mathrm{~A})$ | $(25 \mu \mathrm{~A})$ | Six-times $(270 \mu \mathrm{~A})$ |  |
| $104 \times 80$ dots | 1/80 | 180 kHz | 70 Hz | $(130 \mu \mathrm{~A})$ | $(25 \mu \mathrm{~A})$ | Six-times $(280 \mu \mathrm{~A})$ |  |

Note : When a three-, four-, five-, or six-times step-up is used:
the total power consumption = internal logic current + LCD power current x 3 (three-times step-up), the total power consumption $=$ internal logic current + LCD power current $\times 4$ (four-times step-up), the total power consumption $=$ internal logic current + LCD power current $\times 5$ (five-times step-up), and the total power consumption $=$ internal logic current + LCD power current $\times 6$ (six-times step-up)

## Type Name

| Types | External Dimensions | Interface |
| :--- | :--- | :--- |
| HD66760TB0 | Bending TCP | Parallel and clock synchronized serial interface |
| HD66760WTxx | Bending TCP | Parallel and I2C interface |
| HCD66760BP | Au-bumped chip | Parallel and clock synchronized serial interface |
| HCD66760WBP | Au-bumped chip | Parallel and I2C interface |

## HD66760 Block Diagram



## HD66760 Pad Arrangement

- Chip size: $14.4 \mathrm{~mm} \times 3.1 \mathrm{~mm}$
- Chip thickness: $550 \mu \mathrm{~m}$ (typ.)
- PAD coordinates: PAD center
- Coordinate origin: Chip center
- Au bump size (pin number is shown in the blacket)
(1) $80 \mu \mathrm{~m} \times 80 \mu \mathrm{~m}$
dummy1 (500), dummy31 (121),
dummy32 (172) and dummy33 (449)
from C6 + (1) to dummy30 (112)
(2) $35 \mu \mathrm{~m} \times 80 \mu \mathrm{~m}$
from SEG294 (173) to SEG19 (448)
(3) $80 \mu \mathrm{~m} \times 35 \mu \mathrm{~m}$
from COM49 (122) to SEG295 (171) from SEG18 (450) to COM9 (499)
(4) $45 \mu \mathrm{~m} \times 80 \mu \mathrm{~m}$
from COM8 (501) to COM1 (508)
from COM41 (113) to COM48 (120)
- Au bump pitch: Refer PAD coordinate
- Au bump height: $15 \mu \mathrm{~m}$ (typ.)



| No. | PAD NAME | $\times$ | $Y$ | No. | PAD NAME | x | Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 205 | SEG262 | 5295 | 1418 | 307 | SEG160 | 176 | 1416 |
| 206 | SEG261 | 5245 | 1416 | 308 | SEG159 | 125 | 1416 |
| 207 | SEG260 | 5195 | 1446 | 309 | SEG158 | 75 | 1416 |
| 208 | SEG259 | 5145 | 1416 | 310 | SEG157 | 25 | 1416 |
| 209 | SEG258 | 5095 | 1416 | 311 | SEG156 | -25 | 1416 |
| 210 | SES257 | 5045 | 1416 | 312 | SEG155 | . 75 | 1416 |
| 211 | SEG256 | 4994 | 1416 | 313 | SEG154 | - 125 | 1416 |
| 212 | SEG255 | 4944 | 1416 | 314 | SEG153 | -176 | 1416 |
| 213 | SEG254 | 4894. | 1416 | 315 | SEG152 | -226 | 1416 |
| 214 | SEG253 | 4844 | 1416 | 316 | SEG161 | -276 | 1416 |
| 215 | SEG252 | 4794 | 1416 | 317 | SEG150 | -326 | 1416 |
| 216 | SEG251 | 4743 | 1416 | 318 | SEG149 | . 376 | 1416 |
| 217 | SEG250 | 4693 | 1416 | 319 | SEG148 | -427 | 1418 |
| 218 | SEG249 | 4643 | 1416 | 320 | SEG147 | -477 | 1416 |
| 219 | SEG248 | 4593 | 1416 | 321 | SEG146 | -527 | 1416 |
| 220 | SEG247 | 4543 | 1416 | 322 | SEG145 | -577 | 1416 |
| 221 | SEG246 | 4482 | 1476 | 323 | SEG144 | -627 | 1416 |
| 2221 | SEG245 | 4442 | 1416 | 324 | SEG143 | $-678$ | 1416 |
| 223, | SEG244 | 4392 | 1416 | 325 | SEG142 | . 728 | 1416 |
| 224 | SEG243 | 4342 | 1416 | 326 | SEG141 | -778 | 1416 |
| 225 | SEC242 | 4292 | 1416 | 327 | SEG140 | ${ }^{-828}$ | 1416 |
| 226 | SEG241 | 4241 | 1416 | 328 | SEG139 | -978 | 1416 |
| 227 | SEG240 | 4191 | 1416 | 329 | SEG138 | -329 | 1416 |
| 228 | SEG239 | 4141 | 1416 | 330 | SEG137 | -979 | 1416 |
| 229 | SEG238 | 4091 | 1416 | 331 | SEG136 | -1029 | 1416 |
| 230 | SEG237 | 4041 | 1416 | 332 | SEG135 | -1079 | 1416 |
| 231 | SEG236 | 3990 | 1416 | 333 | SEG134 | -1129 | 1416 |
| 232 | SEG235 | 3940 | 1416 | 334 | SEG133 | -1180 | 1416 |
| 233 | SEG234 | 3850 | 1416 | 335 | SEG132 | -1230 | 1416 |
| 234 | SEg233 | 3840 | 1416 | 336 | SEG131 | -1280 | 1416 |
| 235 | SEG232 | 3790 | 1416 | 337 | SEG130 | $-1330$ | 1416 |
| 236 | SEG231 | 3739 | 1416 | 338 | SEG129 | -1360 | 1416 |
| 237 | SEG230 | 3669 | 1416 | 339 | SEG 128 | -1431 | 1416 |
| 238 | SEG229 | 3639 | 1416 | 340 | SEG127 | -1481 | 1416 |
| 239 | SEG228 | 3569 | 1416 | 341 | SEG126 | -1531 | 1416 |
| 240 | SEG227 | 3539 | 1416 | 342 | SEG125 | -1581 | 1416 |
| 241 | SEG226 | 3488 | 1416 | 343 | SEG124 | -1631 | 1416 |
| 242 | SEG225 | 3438 | 1416 | 344 | SEG123 | -1682 | 1416 |
| 243 | SEG224 | 3388 | 1416 | 345 | SEG122 | -1732 | 1416 |
| 244 | SEG223 | 3338 | 1416 | 346 | SEG 121 | -482 | 1416 |
| 245 | SEGz22 | 3283 | 1416 | 347 | SEG120 | -1832 | 1416 |
| 246 | SEG221 | з238 | 1416 | 348 | SEG119 | 1882 | 1416 |
| 247 | SEG220 | 3187 | 1416 | 349 | SEG 118 | -1032 | 1416 |
| 248 | SEG219 | 3137 | 1416 | 350 | SEG 117 | -1983 | 1416 |
| 249 | SEG218 | 3087 | 1416 | 351 | SEG 116 | $-2033$ | 1416 |
| 250 | SEG217 | 3037 | 1416 | 352 | SEG+15 | -2083 | 1416 |
| 251 | SEG216 | 2987 | 1416 | 353 | SEG114 | -2133 | 1416 |
| 252 | SEG215 | 2936 | 1416 | 354 | SEG113 | -2183 | 1416 |
| 253 | SEG214 | 2886 | 1416 | 355 | SEG112 | -2234 | 1416 |
| 254 | SEG213 | 2836 | 1416 | 356 | SEG111 | -2284 | 1416 |
| 255 | SEG212 | 2766 | 1416 | 357 | SEG110 | -2334 | 1416 |
| 266 | SEG211 | 2736 | . 1416 | 358 | SEG109 | -2384 | 1416 |
| 257 | SEG210 | 2685 | 1416 | 359 | SEG108 | -2434 | 1416 |
| 258 | SEG209 | 2635 | 1416 | 360 | SEG107 | -2485 | 1416 |
| 259 | SEG203 | 2565 | 1416 | 361 | SEG106 | -2535 | 1416 |
| 260 | SEG207 | 2535 | 1416 | 362 | SEG105 | -2585 | 1416 |
| 261 | SEG206 | 2485 | 1416 | 363 | SEG104 | -2335 | 1476 |
| 262 | SEG205 | 2434 | 1416 | 364 | SEG103 | -2885 | 1416 |
| 263 | SEG204 | 2384 | 1416 | 365 | SEE102 | -2736 | 1416 |
| 264 | SEG203 | 2334 | 1418 | 366 | SEG101 | -2786 | 1416 |
| 265 | SEG202 | 2234 | 1416 | 367 | SEG100 | -2836 | 1416 |
| 266 | SEG201 | 2234 | 1416 | 388 | SEG99 | -2886 | 1416 |
| 267 | SEG200 | 2183 | 1416 | 369 | SEG98 | -2936 | 1416 |
| 268 | SEG199 | 2133 | 1418 | 370 | SEG97 | -2987 | 1416 |
| 269 | SEG198 | 2083 | 1416 | 371 | SEG96 | -3037 | 1416 |
| 270 | SEG197 | 2033 | 1416 | 372 | SEG95 | -3087 | 1416 |
| 271 | SEG196 | 1983 | 1416 | 373 | SEG94 | -3137. | 1416 |
| 272 | SEG195 | 1932 | 1416 | 374 | SEG93 | -3187 | 1416 |
| 273 | SEG194 | 1882 | 1416 | 375 | SEG92 | . 3238 | 1416 |
| 274 | SEG 193 | 1832 | 1416 | 376 | SEG91 | -3288 | 1416 |
| 275 | SEG192 | 1782 | 1416 | 377 | SEG90 | -3338 | 1416 |
| 276 | SEG191 | 1732 | 1416 | 378 | SEG89 | -3388 | 1416 |
| 277 | SEG190 | 1682 | 1416 | 379 | SEG88 | -3438 | 1416 |
| 278 | SEG189 | 1631 | 1416 | 380 | SEQ87 | -3488 | 1416 |
| 279 | SEG188 | 1581 | 1416 | 381 | SEG86 | -3539 | 1416 |
| 280 | SEG187 | 1531 | 1416 | 382 | SEG85 | -3589 | 1416 |
| 281 | SEG186 | $148{ }^{1}$ | 1416 | 383 | 3 SEG84 | -3639 | 1416 |
| 282 | SEG185 | 1431 | 1416 | 384 | SEG83 | $-3689$ | 1416 |
| 283 | SEG184 | 1380 | 1416 | 385 | SEGB2 | -3739 | 1416 |
| 284 | SEG183 | 1330 | 1416 | 386 | SEG81 | -3790 | 1416 |
| 285 | SEG182 | 1280 | 1415 | 387 | SEG80 | -3840 | 1416 |
| 286 | SEG181 | 1230 | 1413 | 388 | SEG79 | 3990 | 1416 |
| 287 | SEG180 | 1180 | 1416 | 389 | SEG78 | -3940 | 1416 |
| 288 | SEG179 | 129 | 1418 | 390 | SEG77 | -3990 | 1416 |
| 289 | SEG178 | 1079 | 1416 | 391 | SEG76 | -4041 | 1416 |
| 290 | SEG177 | 1029 | 1418 | 392 | SEG75 | -4091 | 1416 |
| 291 | SEG176 | 979 | 1416 | 333 | SEG74 | $-4141$ | 1416 |
| 292 | SEG175 | 929 | 1416 | 354 | SEG73 | 4191 | 1416 |
| 293 | SEG774 | 878 | 1416 | 395 | SEG72 | 4241 | 1416 |
| 294 | SEGG73 | 828 | 1416 | 396 | SEG71 | - -1292 | 1416 |
| 295 | SEG172 | 778 | 1416 | 397 | SEG70 | -4342 | 1416 |
| 296 | SEG171 | 728 | 1416 | 398 | /SEG69 | -4392 | 1416 |
| 297 | SEG170 | 678 | 1418 | 399 | SECB8 | -4442 | 1416 |
| 298 | BEG169 | 627 | 1416 | 400 | SEC67 | -4492 | 1416 |
| 299 | SEG168 | 577 | 1416 | 401 | 1 SEG66 | -4543 | 1416 |
| 300 | SEG167 | 527 | 1416 | 402 | SEG65 | -4593 | 1416 |
| 301 | SEG166 | 477 | 1416 | 403 | SEG64 | -4643 | 1416 |
| 302 | SEG165 | 427 | 1416 | 404 | \|SEG63 | -4693 | 1416 |
| 303 | 3 SEG164 | 376 | 1416 | 405 | SEG62 | -4743 | 1416 |
| 304 | SEG163 | 326 | 1416 | 406 | SEG61 | -4794 | 1416 |
| 305 | SEG162 | 276 | 1415 | 407 | SEG60 | -4644 | 1416 |
| 306 | SEG161. | 226 | 1416 | 408 | SSEG59 | -4894 | 1416 |

 | 439 | SEG28 | -6450 | 1416 |
| :--- | :--- | :--- | :--- |
| 440 | SEG27 | -6500 | 1416 |
| 441 | SEG26 | -6550 | 1416 |
| 442 | SEG25 | -6601 | 1416 |
| 443 | SEG24 | -6651 | $\mathbf{1 4 1 6}$ |
| 44 | SEG23 | -6701 | $\mathbf{1 4 1 6}$ |

## TCP Dimensions (HD66760TB0)



HITACHI

## HD66760

## Pin Functions

Table 1 Pin Functional Description

| Signals | Number of Pins | I/O | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{IM} 2, \mathrm{IM} 1,}$IMO/ID | 3 | I | GND or $\mathrm{V}_{\mathrm{cc}}$ | Selects the MPU interface mode: |
|  |  |  |  | IM2 IM1 IM0/ID MPU interface mode |
|  |  |  |  | GND GND GND 68-system 16 -bit bus interface |
|  |  |  |  | GND GND Vcc 68-system 8 -bit bus interface |
|  |  |  |  | GND Vcc GND 80-system 16 -bit bus interface |
|  |  |  |  | GND Vcc Vcc 80-system 8-bit bus interface |
|  |  |  |  | Vcc GND ID Clock synchronized serial interface |
|  |  |  |  | Vcc Vcc ID I2C bus interface |
|  |  |  |  | Inputs the ID of the device ID code for an I2C bus and clock synchronized serial interface. |
| CS* | 1 | 1 | MPU | Low: HD66760 is selected and can be accessed High: HD66760 is not selected and cannot be accessed Must be fixed at GND level when not in use. |
| RS | 1 | 1 | MPU | Selects the register. (Low: Index/status, High: Control) Must be fixed at GND level when not in use. |
| E/WR*/SCL | 1 | 1 | MPU | For a 68-system bus interface, serves as an enable signal to activate data read/write operation. <br> For an 80-system bus interface, serves as a write strobe signal and writes data at the low level. <br> For an I2C bus or clock synchronized serial interface, inputs the serial transfer clock. |
|  |  |  |  |  |
| RW/RD*/ SDA | 1 | 1 | MPU | For a 68-system bus interface, serves as a signal to select data read/write operation. (Low: Write, High: Read) <br> For an 80-system bus interface, serves as a read strobe signal and reads data at the low level. <br> For an I2C bus or clock synchronized serial interface, serves as the bi-directional serial transfer data. Sends/Receives data. |
|  |  |  |  |  |
| DB0-DB15 | 16 | I/O | MPU | Serves as a 16-bit bidirectional data bus. <br> For an 8-bit bus interface, data transfer uses DB15DB8; fix unused DB7-DB0 to the Vcc or GND level. <br> When I2C or clock synchronized serial interface is used, fix DB0-DB15 to the Vcc or GND level. |
|  |  |  |  |  |

Table 1 Pin Functional Description (cont)

| Signals | Number <br> of Pins | I/O | Connected to |
| :--- | :--- | :--- | :--- | :--- | | Functions |
| :--- |

## HD66760

Table 1 Pin Functional Description (cont)

| Signals | Number of Pins | 1/0 | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| C3+, C3- | 2 | - | Step-up capacitance | External capacitance should be connected here for step-up. |
| C4+, C4- | 2 | - | Step-up capacitance | External capacitance should be connected here for step-up. |
| C5+, C5- | 2 | - | Step-up capacitance | External capacitance should be connected here for step-up. |
| C6+, C6- | 2 | - | Step-up capacitance | External capacitance should be connected here for step-up. |
| RESET* | 1 | 1 | MPU or external R-C circuit | Reset pin. Initializes the LSI when low. Must be reset after power-on. |
| OPOFF | 1 | 1 | $V_{c c}$ or GND | Turns the internal operational amplifier off when OPOFF $=\mathrm{V}_{\mathrm{cc}}$, and turns it on when OPOFF = GND. When internal amplifier is not used, supply V1 to V5 voltage level to the V1OUT to V5OUT pins. |
| VSW1, VSW2 | 2 | 1 | GND | Test pins. Must be VSW1, VSW2 = GND |
| VREG | 1 | 1 | Input pin | This pin is used when the reference voltage of the internal power-supply regulator is externally supplied. When the internal reference voltage ( $1 / 2 \mathrm{Vci}$ ) is used, VREG must be opened since the $1 / 2-\mathrm{Vci}$ level is output. |
| VLREF | 1 | 1 | Input pin | Use this pin when the LCD drive voltage is externally supplied. When the internal power-supply regulator is used, short VLREF with the V1REF pin. |
| V1REF | 1 | 0 | Output pin | Outputs the LCD drive voltage generated in the internal power-supply regulator. Insert this pin when the external temperature-compensation circuit is used between V1REF and VLREF. If the circuit is not used, short V1REF and VLREF. |
| $\mathrm{V}_{\text {cc }}$ DUM | 2 | 0 | Input pins | Outputs the internal $\mathrm{V}_{\mathrm{cc}}$ level; shorting this pin sets the adjacent input pin to the $\mathrm{V}_{\mathrm{cc}}$ level. |
| GNDDUM | 4 | 0 | Input pins | Outputs the internal GND level; shorting this pin sets the adjacent input pin to the GND level. |
| Dummy | 4 | - | - | Dummy pad. Must be left disconnected. |
| TEST | 1 | 1 | GND | Test pin. Must be fixed at GND level. |
| VTEST | 1 | - | - | Test pin. Must be left disconnected. |
| VL1REF | 1 | 0 | - | Test pin. Must be left disconnected. |

## Block Function Description

## System Interface

The HD66760 has four high-speed system interfaces: an 80 -system 16 -bit/8-bit bus, a 68 -system 16 -bit/8-bit bus, an I2C bus interface and a clock synchronized serial interface. The interface mode is selected by the IM20 pins.

The HD66760 has three 16-bit registers: an index register (IR), a write data register (WDR), and a read data register (RDR). The IR stores index information from the control registers and the GRAM. The WDR temporarily stores data to be written into control registers and the GRAM, and the RDR temporarily stores data read from the GRAM. Data written into the GRAM from the MPU is first written into the WDR and then is automatically written into the GRAM by internal operation. Data is read through the RDR when reading from the GRAM, and the first read data is invalid and the second and the following data are normal. When a logic operation is performed inside of the HD66760 by using the display data set in the GRAM and the data written from the MPU, the data read through the RDR is used. Accordingly, the MPU does not need to read data twice nor to fetch the read data into the MPU. This enables high-speed processing.

Execution time for instruction excluding oscillation start is 0 clock cycle and instructions can be written in succession.

Table 2 Register Selection

| 80-series Bus |  |  |  | 68-series <br> Bus |
| :--- | :--- | :--- | :--- | :--- |
| WR Bits | RD Bits | R/W Bits | RS Bits |  |
| 0 | 1 | 0 | 0 | Operations |
| 1 | 0 | 1 | 0 | Writes indexes into IR |
| 0 | 1 | 0 | 1 | Reads internal status |
| 1 | 0 | 1 | 1 | Writes into control registers and GRAM through WDR |

## Bit Operation

The HD66760 supports the following functions: a swap function that writes the data written from the MPU into the GRAM by reversing the display position vertically in byte units, a write data mask function that selects and writes data into the GRAM in bit units, and a logic operation function that performs logic operations or conditional determination on the display data set in the GRAM and writes into the GRAM. With the 16-bit bus interface, these functions can greatly reduce the processing loads of the MPU graphics software and can rewrite the display data in the GRAM at high speed. For details, see the Graphics Operation Function section.

## HD66760

## Address Counter (AC)

The address counter (AC) assigns addresses to the GRAM. When an address set instruction is written into the IR, the address information is sent from the IR to the AC.

After writing into the GRAM, the AC is automatically incremented by 1 (or decremented by 1 ). After reading from the data, the AC is not updated.

## Graphics RAM (GRAM)

The graphics RAM (GRAM) has eight bits/pixel and stores the bit-pattern data of $104 \times 80$ bytes.

## Grayscale Palette (GSP)

The grayscale palette (GSP) is a palette table that converts the information (three bits for each color: two bits for B) read from the GRAM to 4 -bit grayscale data. Any 256 of the 4,096 possible colors can be displayed at the same time. For details, see the Grayscale Palette section.

## Grayscale Control Circuit

The grayscale control circuit performs 16-grayscale control with the frame rate control (FRC) method for grayscale display for each color. For details, see the Grayscale Palette section.

## Timing Generator

The timing generator generates timing signals for the operation of internal circuits such as the GRAM. The RAM read timing for display and internal operation timing by MPU access are generated separately to avoid interference with one another.

## Oscillation Circuit (OSC)

The HD66760 can provide R-C oscillation simply through the addition of an external oscillation-resistor between the OSC1 and OSC2 pins. The appropriate oscillation frequency for operating voltage, display size, and frame frequency can be obtained by adjusting the external-resistor value. Clock pulses can also be supplied externally. Since R-C oscillation stops during the standby mode, current consumption can be reduced. For details, see the Oscillation Circuit section.

## Liquid Crystal Display Driver Circuit

The liquid crystal display driver circuit consists of 80 common signal drivers (COM1 to COM80) and 312 segment signal drivers (SEG1 to SEG312). When the number of lines are selected by a program, the required common signal drivers automatically output drive waveforms, while the other common signal drivers continue to output unselected waveforms.

Display pattern data is latched when 312 -bit data has arrived. The latched data then enables the segment signal drivers to generate drive waveform outputs. The shift direction of 312-bit data can be changed by the

SGS bit. The shift direction for the common driver can also be changed by the CMS bit by selecting an appropriate direction for the device mounting configuration.

When multiplexing drive is not used, or during the standby or sleep mode, all the above common and segment signal drivers output the GND level, halting the display.

## Step-up Circuit (DC-DC Converter)

The step-up generates three-, four-, five-, or six-times voltage input to the Vci pin. With this, both the internal logic units and LCD drivers can be controlled with a single power supply. Step-up output level from threetimes to six-times step-up can be selected by software. For details, see the Power Supply for Liquid Crystal Display Drive section.

## V-Pin Voltage Follower

A voltage follower for each voltage level (V1 to V5) reduces current consumption by the LCD drive power supply circuit. No external resistors are required because of the internal bleeder-resistor, which generates different levels of LCD drive voltage. This internal bleeder-resistor can be software-specified from $1 / 4$ bias to $1 / 10$ bias, according to the liquid crystal display drive duty value. For details, see the Power Supply for Liquid Crystal Display Drive section.

## Contrast Adjuster

The contrast adjuster can be used to adjust LCD contrast in 128 steps by varying the LCD drive voltage by software. This can be used to select an appropriate LCD brightness or to compensate for temperature.

## Power-supply Regulator

The power-supply regulator generates the LCD drive voltage from the reference voltage, which does not depend on the LCD load current. The fluctuating LCD drive voltage can be controlled for the fluctuating LCD load current. For details, see the Liquid Crystal Display Voltage Generator section.

## HD66760

GRAM Address Map（HD66760）
Table 3 Relationship between Display Position and GRAM Address（GS＝0，SGS＝0）

| SEG／COM Pin |  | $\begin{aligned} & \bar{ভ} \\ & 山 \\ & 山 \end{aligned}$ | $\begin{aligned} & \text { N } \\ & \text { 心 } \\ & \text { 心 } \end{aligned}$ | $\begin{aligned} & \text { N } \\ & \text { W } \\ & \text { W } \end{aligned}$ |  | $\begin{aligned} & 0 \\ & \underset{y}{u} \\ & \underset{\sim}{u} \end{aligned}$ | $\begin{aligned} & N \\ & \underset{\sim}{W} \\ & \underset{心}{2} \end{aligned}$ | $\begin{aligned} & \infty \\ & \underset{\sim}{\sim} \\ & 山 \\ & \omega \end{aligned}$ | $\begin{aligned} & \text { O } \\ & \text { U } \\ & \text { W } \end{aligned}$ | $\begin{aligned} & \text { 으́ } \\ & \underset{\sim}{\dddot{M}} \\ & \end{aligned}$ | $\begin{aligned} & \overline{\overleftarrow{N}} \\ & \underset{山}{\omega} \end{aligned}$ | $\begin{aligned} & N \\ & \underset{\sim}{N} \\ & \underset{\sim}{心} \end{aligned}$ | －＂．－7．＂ | $\begin{aligned} & \bar{\sim} \\ & \text { O} \\ & \underset{\sim}{心} \end{aligned}$ | $\begin{aligned} & \text { N } \\ & \text { N} \\ & \text { © } \\ & \text { 心 } \end{aligned}$ | $\begin{aligned} & \text { n} \\ & 0 \\ & \text { O} \\ & \text { 山 } \end{aligned}$ | $\pm$ す ভ 山 | $\begin{aligned} & \text { ® } \\ & \text { O} \\ & \text { ๗ } \end{aligned}$ |  | $\begin{aligned} & \hat{N} \\ & \text { en } \\ & \underset{\sim}{U} \\ & \underset{\sim}{2} \end{aligned}$ | $\begin{aligned} & \infty \\ & 0 \\ & \hline \\ & \underset{\sim}{u} \\ & \underset{\omega}{n} \end{aligned}$ | $\begin{aligned} & \text { ơ } \\ & \text { O} \\ & \text { W } \end{aligned}$ | $\begin{aligned} & \text { 을 } \\ & \underset{\sim}{0} \\ & \underset{\sim}{u} \end{aligned}$ | F ¢ ¢ ¢ | $N$ $\sim$ 0 $山$ $山$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMS＝0 | CMS＝1 | $\begin{array}{\|c:c:c\|c\|} \hline \mathrm{DB} & \mathrm{DB} & \mathrm{DB} & \mathrm{DB} \\ \hline 15 & 8 & 7 & -\mathrm{D}^{2} \\ \hline \end{array}$ |  |  |  |  | $\begin{array}{\|c:c:c\|c\|} \hline \mathrm{DB} & \mathrm{DB} & \mathrm{DB} & \mathrm{DB} \\ 15 & 8 & 7 & \ldots \\ \hline \end{array}$ |  |  |  |  |  |  | $\begin{array}{\|c:c:cc} \hline \mathrm{DB} & \mathrm{DB} & \mathrm{DB} & \mathrm{DB} \\ 15 & 8 & 7 & 0 \\ \hline 15 \end{array}$ |  |  |  |  |  | $\begin{array}{\|c\|c:c\|c} \hline \mathrm{DB} & \mathrm{DB} & \mathrm{DB} & \mathrm{DB} \\ 15 & 8 & 7 & \ldots \\ \hline \end{array}$ |  |  |  |  |  |
| COM1 | COM80 | ＂0000＂H |  |  |  |  | ＂0001＂H |  |  |  |  |  |  | ＂0032＂H |  |  |  |  |  | ＂0033＂H |  |  |  |  |  |
| COM2 | COM79 | ＂0100＂H |  |  |  |  | ＂0101＂H |  |  |  |  |  |  | ＂0132＂H |  |  |  |  |  | ＂0133＂H |  |  |  |  |  |
| COM3 | COM78 | ＂0200＂H |  |  |  |  | ＂0201＂H |  |  |  |  |  |  | ＂0232＂H |  |  |  |  |  | ＂0233＂H |  |  |  |  |  |
| COM4 | COM77 | ＂0300＂H |  |  |  |  | ＂0301＂H |  |  |  |  |  |  | ＂0332＂H |  |  |  |  |  | ＂0333＂H |  |  |  |  |  |
| COM5 | COM76 | ＂0400＂H |  |  |  |  | ＂0401＂H |  |  |  |  |  |  | ＂0432＂H |  |  |  |  |  | ＂0433＂H |  |  |  |  |  |
| COM6 | COM75 | ＂0500＂H |  |  |  |  | ＂0501＂H |  |  |  |  |  | ＂－＂．＂－＂ | ＂0532＂H |  |  |  |  |  | ＂0533＂H |  |  |  |  |  |
| COM7 | COM74 | ＂0600＂H |  |  |  |  | ＂0601＂H |  |  |  |  |  | ＂－7．＂．＂） | ＂0632＂H |  |  |  |  |  | ＂0633＂H |  |  |  |  |  |
| COM8 | COM73 | ＂0700＂H |  |  |  |  | ＂0701＂H |  |  |  |  |  | ＂．n－min | ＂0732＂H |  |  |  |  |  | ＂0733＂H |  |  |  |  |  |
| COM9 | COM72 | ＂0800＂H |  |  |  |  | ＂0801＂H |  |  |  |  |  |  | ＂0832＂H |  |  |  |  |  | ＂0833＂H |  |  |  |  |  |
| COM10 | COM71 | ＂0900＂H |  |  |  |  | ＂0901＂H |  |  |  |  |  |  | ＂0932＂H |  |  |  |  |  | ＂0933＂H |  |  |  |  |  |
| COM11 | COM70 | ＂0A00＂H |  |  |  |  | ＂0A01＂H |  |  |  |  |  | －7＂－7．＂ | ＂0A32＂H |  |  |  |  |  | ＂0А33＂H |  |  |  |  |  |
| COM12 | COM69 | ＂0B00＂H |  |  |  |  | ＂0B01＂H |  |  |  |  |  | －7＂－7．＂ | ＂0B32＂H |  |  |  |  |  | ＂0B33＂H |  |  |  |  |  |
| COM13 | COM68 | ＂0C00＂H |  |  |  |  | ＂0C01＂H |  |  |  |  |  |  | ＂0С32＂H |  |  |  |  |  | ＂0С33＂H |  |  |  |  |  |
| COM14 | COM67 | ＂0D00＂H |  |  |  |  | ＂0D01＂H |  |  |  |  |  | ＂n－min！ | ＂0D32＂H |  |  |  |  |  | ＂0D33＂H |  |  |  |  |  |
| COM15 | COM66 | ＂0E00＂H |  |  |  |  | ＂0E01＂H |  |  |  |  |  |  | ＂0E32＂H |  |  |  |  |  | ＂0E33＂H |  |  |  |  |  |
| COM16 | COM65 | ＂0F00＂H |  |  |  |  | ＂0F01＂H |  |  |  |  |  |  | ＂0F32＂H |  |  |  |  |  | ＂0F33＂H |  |  |  |  |  |
| COM17 | COM64 | ＂1000＂H |  |  |  |  | ＂1001＂H |  |  |  |  |  | ＂．n－1．＂． | ＂1032＂H |  |  |  |  |  | ＂1033＂H |  |  |  |  |  |
| COM18 | COM63 | ＂1100＂H |  |  |  |  | ＂1101＂H |  |  |  |  |  |  | ＂1132＂H |  |  |  |  |  | ＂1133＂H |  |  |  |  |  |
| COM19 | COM62 | ＂1200＂H |  |  |  |  | ＂1201＂H |  |  |  |  |  |  | ＂1232＂H |  |  |  |  |  | ＂1233＂H |  |  |  |  |  |
| COM20 | COM61 | ＂1300＂H |  |  |  |  | ＂1301＂H |  |  |  |  |  | －n＋minn | ＂1332＂H |  |  |  |  |  | ＂1333＂H |  |  |  |  |  |
| － | ！ |  |  |  |  |  |  |  |  |  |  |  |  | ！ |  |  |  |  |  | ！ |  |  |  |  |  |
| COM73 | COM8 | ＂4800＂H |  |  |  |  | ＂4801＂H |  |  |  |  |  | －7＂－7．＂． | ＂4832＂H |  |  |  |  |  | ＂4833＂H |  |  |  |  |  |
| COM74 | COM7 | ＂4900＂H |  |  |  |  | ＂4901＂H |  |  |  |  |  |  | ＂4932＂H |  |  |  |  |  | ＂4933＂H |  |  |  |  |  |
| COM75 | COM6 | ＂4A00＂H |  |  |  |  | ＂4A01＂H |  |  |  |  |  |  | ＂4A32＂H |  |  |  |  |  | ＂4А33＂H |  |  |  |  |  |
| COM76 | COM5 | ＂4B00＂H |  |  |  |  | ＂4B01＂H |  |  |  |  |  |  | ＂4B32＂H |  |  |  |  |  | ＂4B33＂H |  |  |  |  |  |
| COM77 | COM4 | ＂4C00＂H |  |  |  |  | ＂4C01＂H |  |  |  |  |  | ＂．＂．＂．＂． | ＂4C32＂H |  |  |  |  |  | ＂4C33＂H |  |  |  |  |  |
| COM78 | COM3 | ＂4D00＂H |  |  |  |  | ＂4D01＂H |  |  |  |  |  |  | ＂4D32＂H |  |  |  |  |  | ＂4D33＂H |  |  |  |  |  |
| COM79 | COM2 | ＂4E00＂H |  |  |  |  | ＂4E01＂H |  |  |  |  |  |  | ＂4E32＂H |  |  |  |  |  | ＂4E33＂H |  |  |  |  |  |
| COM80 | COM1 | ＂4F00＂H |  |  |  |  | ＂4F01＂H |  |  |  |  |  | ＂．n－r．＂．＂ | ＂4F32＂H |  |  |  |  |  | ＂4F33＂H |  |  |  |  |  |

Table 4 Relationship between GRAM Data and Display Contents

| GRAM Data | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |$|$

Note： $\mathrm{n}=$ Lower 7 －bit address（0 to 51）

Table 5 Relationship between Display Position and GRAM Address (GS = 0, SGS = 1)


Table 6 Relationship between GRAM Data and Display Contents

| GRAM Data | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB | DB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Selection Palette | RK palette |  |  |  |  |  |  |  |  | GK palette |  | BK palette | RK palette | GK palette | BK palette |  |
| Output Pin | SEG (312-6n) | SEG (311-6n) | SEG <br> $(310-6 n)$ | SEG (309-6n) | SEG (308-6n) | SEG <br> $(307-6 n)$ |  |  |  |  |  |  |  |  |  |  |

Note: $\mathrm{n}=$ Lower 7-bit address (0 to 51)

## HD66760

Table 7 Relationship between Display Position and GRAM Address (GS = 1, SGS = 0)

| SEG/COM Pin |  |  |  |  |  | "'-7"." |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMS=0 | CMS=1 | DB ${ }_{15} \ldots$. ${ }^{\text {DB }}$ | $\begin{gathered} D B \\ 7 \\ 7 \end{gathered}$ | DB 15 - DB | $\begin{array}{\|cc} \hline \text { DB } & \text { DB } \\ 7 & 0 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{DB} \\ & 15 \\ & 15 \end{aligned}$ | $\begin{array}{\|cc\|} \hline \mathrm{DB} \\ 7 \\ 7 \end{array}$ | $\begin{array}{\|c} \hline D B \\ 15 \\ 15 \end{array}$ | $\begin{array}{\|cc\|} \hline \mathrm{DB} \\ 7 \end{array}$ |
| COM1 | COM80 | "0000"H |  | "0001"H |  | "'-1."." | "000B"H |  | "000C"H |  |
| COM2 | COM79 | "0100"H |  | "0101"H |  | "!-"."." | "010B"H |  | "010C"H |  |
| COM3 | COM78 | "0200"H |  | "0201"H |  | "-п."."." | "020B"H |  | "020C"H |  |
| COM4 | COM77 | "0300"H |  | "0301"H |  | -1.".n." | "030B"H |  | "030C"H |  |
| COM5 | COM76 | "0400"H |  | "0401"H |  |  | "040B"H |  | "040C"H |  |
| COM6 | COM75 | "0500"H |  | "0501"H |  | "'-7."." | "050B"H |  | "050C"H |  |
| COM7 | COM74 | "0600"H |  | "0601"H |  | ".-7."." | "060B"H |  | "060C"H |  |
| COM8 | COM73 | "0700"H |  | "0701"H |  |  | "070B"H |  | "070C"H |  |
| COM9 | COM72 | "0800"H |  | "0801"H |  |  | "080B"H |  | "080C"H |  |
| COM10 | COM71 | "0900"H |  | "0901"H |  | "!-"."." | "090B"H |  | "090C"H |  |
| COM11 | COM70 | "0A00"H |  | "0A01"H |  | ".-7."." | "0A0B"H |  | "0A0C"H |  |
| COM12 | COM69 | "0B00"H |  | "0801"H |  | ".-.".-" | "0B0B"H |  | "0B0C"H |  |
| COM13 | COM68 | "0C00"H |  | "0C01"H |  | "-r.".". | "0С0B"H |  | "0C0C"H |  |
| COM14 | COM67 | "0D00"H |  | "0D01"H |  | "!-rnarn | "0D0B"H |  | "0D0C"H |  |
| COM15 | COM66 | "0E00"H |  | "0E01"H |  |  | "0E0B"H |  | "0E0C"H |  |
| COM16 | COM65 | "0F00"H |  | "0F01"H |  | ".".n."." | "0F0B"H |  | "0F0C"H |  |
| COM17 | COM64 | "1000"H |  | "1001"H |  | -1.".n." | "100B"H |  | "100C"H |  |
| COM18 | COM63 | "1100"H |  | "1101"H |  |  | "110B"H |  | "110C"H |  |
| COM19 | COM62 | "1200"H |  | "1201"H |  | -1.n\#\#n | "120B"H |  | "120C"H |  |
| COM20 | COM61 | "1300"H |  | "1301"H |  |  | "130B"H |  | "130C"H |  |
| - | - |  |  |  |  |  |  |  | - |  |
| COM73 | COM8 | "4800"H |  | "4801"H |  |  | "480B"H |  | "480C"H |  |
| COM74 | COM7 | "4900"H |  | "4901"H |  |  | "490B"H |  | "490C"H |  |
| COM75 | COM6 | "4A00"H |  | "4A01"H |  | ".-".-". | "4A0B"H |  | "4A0C"H |  |
| COM76 | COM5 | "4B00"H |  | "4B01"H |  | ".-7."." | "4B0B"H |  | "4B0C"H |  |
| COM77 | COM4 | "4C00"H |  | "4C01"H |  |  | "4C0B"H |  | "4C0C"H |  |
| COM78 | COM3 | "4D00"H |  | "4D01"H |  | "'-1."." | "4D0B"H |  | "4D0C"H |  |
| COM79 | COM2 | "4E00"H |  | "4E01"H |  |  | "4E0B"H |  | "4E0C"H |  |
| COM80 | COM1 | "4F00"H |  | "4F01"H |  |  | "4F0B"H |  | "4F0C"H |  |

Note: When the GS bit is updated, the RAM data must be rewritten.
Table 8 Relationship between GRAM Data and Display Contents

| GRAM Data | $\begin{array}{\|l\|} \hline \text { DB } \\ 15 \\ \hline \end{array}$ | $\begin{aligned} & \hline \text { DB } \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { DB } \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { DB } \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline \text { DB } \\ 11 \\ \hline \end{gathered}$ | $\begin{array}{\|l\|} \hline \text { DB } \\ 10 \\ \hline \end{array}$ | $\begin{gathered} \hline \text { DB } \\ 9 \\ \hline \end{gathered}$ | $\begin{gathered} \text { DB } \\ 8 \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { DB } \\ 7 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 6 \\ \hline \end{array}$ | $\begin{gathered} \hline \text { DB } \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { DB } \\ 4 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 3 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 2 \\ \hline \end{array}$ | $\begin{gathered} \text { DB } \\ 1 \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { DB } \\ 0 \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Selection Palette | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  |
| Output Pin | $\begin{gathered} \text { SEG }(24 n+1) \\ \vdots \\ \operatorname{SEG}(24 n+3) \end{gathered}$ |  | $\begin{gathered} \text { SEG }(24 n+4) \\ \vdots \\ \text { SEG }(24 n+6) \end{gathered}$ |  | $\begin{gathered} \text { SEG }(24 n+7) \\ \vdots \\ \text { SEG }(24 n+9) \end{gathered}$ |  |  |  | SEG $(24 n+13)$$\vdots$SEG $(24 n+15)$ |  |  |  | SEG $(24 n+19)$$\vdots$$\operatorname{SEG}(24 n+21)$ |  | SEG $(24 n+22)$$\vdots$$\operatorname{SEG}(24 n+24)$ |  |

Note: $\mathrm{n}=$ Lower 4-bit address (0 to 12)

Table 9 Relationship between Display Position and GRAM Address (GS = 1, SGS = 1)

| SEG/COM Pin |  |  |  |  |  | "-"." |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMS=0 | CMS=1 | $\begin{gathered} \mathrm{DB} \\ 0 \end{gathered} \mathrm{DB}^{\mathrm{D}}$ | $\begin{array}{\|l\|} \hline \mathrm{DB} \\ 8 \\ 8 \end{array}$ | $\begin{gathered} \mathrm{DB} \\ 0 \end{gathered}$ | $\begin{array}{\|c} \mathrm{DB} \\ 8 \\ \hline \end{array}$ |  | $\underset{0}{\mathrm{DB}} \ldots \frac{\mathrm{DB}}{7}$ | $\begin{aligned} & D_{B B} \ldots B_{1} \\ & 8-\ldots 15 \\ & \hline \end{aligned}$ | DB ${ }_{0}$ | $\begin{array}{\|c\|} \hline \mathrm{DB} \\ 8 \\ 8 \end{array}$ |
| COM1 | COM80 | "000C"H |  | "000B"H |  | ".".".". | "000 | 1"H | "000 | 0"H |
| COM2 | COM79 | "010C"H |  | "010B"H |  | ".".".". | "010 | 1"H | "010 | 0"H |
| COM3 | COM78 | "020C"H |  | "020B"H |  | -".7."." | "020 | 1"H | "020 | O"H |
| COM4 | COM77 | "030C"H |  | "030B"H |  |  | "030 | 1"H | "030 | O"H |
| COM5 | COM76 | "040C"H |  | "040B"H |  | -".-n"." | "040 | 1"H | "040 | 0"H |
| COM6 | COM75 | "050C"H |  | "050B"H |  | -7.".-7 | "0501 | 01"H | "050 | "H |
| COM7 | COM74 | "060C"H |  | "060B"H |  | ".-n."." | "060 | 1"H | "060 | " H |
| COM8 | COM73 | "070C"H |  | "070B"H |  | -1.".an | "070 | 1"H | "070 | O"H |
| COM9 | COM72 | "080C"H |  | "080B"H |  | -п.".an | "0801 | 1"H | "080 | 0"H |
| COM10 | COM71 | "090C"H |  | "090B"H |  | ".-7."." | "090 | 1"H | "090 | 0"H |
| COM11 | COM70 | "0A0C"H |  | "0A0B"H |  | ".-7."." | "OA0 | 1"H | "0A00 | O"H |
| COM12 | COM69 | "0B0C"H |  | "0B0B"H |  | "-".-"." | "OB0 | 1"H | "0B00 | O"H |
| COM13 | COM68 | "0C0C"H |  | "0C0B"H |  | "-7"."\# | "0C0 | 01"H | "0C0 | O"H |
| COM14 | COM67 | "0D0C"H |  | "0D0B"H |  |  | "OD0 | 01"H | "0D0 | O"H |
| COM15 | COM66 | "OEOC"H |  | "0E0B"H |  | -".7.".n | "OE0 | 1"H | "OE0 | 0"H |
| COM16 | COM65 | "0F0C"H |  | "0F0B"H |  | ".-7."." | "0F0 | 1"H | "0F0 | 0"H |
| COM17 | COM64 | "100C"H |  | "100B"H |  | -\%.".an- | "100 | 1"H | "100 | O"H |
| COM18 | COM63 | "110C"H |  | "110B"H |  | "."n-rn | "110 | 1"H | "110 | 0"H |
| COM19 | COM62 | "120C"H |  | "120B"H |  | -п.пnin | "1201 | 1"H | "120 | O"H |
| COM20 | COM61 | "130C"H |  | "130B"H |  |  | "1301 | 1"H | "130 | 0"H |
|  | - |  |  |  |  |  |  | \% |  |  |
| COM73 | COM8 | "480C"H |  | "480B"H |  | "."\#."." | "480 | 1"H | "480 | 0"H |
| COM74 | COM7 | "490C"H |  | "490B"H |  | "."-"." | "4901 | 1"H | "490 | O"H |
| COM75 | COM6 | "4A0C"H |  | "4A0B"H |  | -".-".". | "4A0 | 1"H | "4A0 | O"H |
| COM76 | COM5 | "4B0C"H |  | "4B0B"H |  |  | "4B0 | 1"H | "4B00 | O"H |
| COM77 | COM4 | "4C0C"H |  | "4C0B"H |  |  | "4C01 | 01"H | "4C00 | 00"H |
| COM78 | COM3 | "4D0C"H |  | "4D0B"H |  | ".".".". | "4D0 | 1"H | "4D0 | O"H |
| COM79 | COM2 | "4E0C"H |  | "4E0B"H |  | ".".".". | "4E0 | 1"H | "4E0 | O"H |
| COM80 | COM1 | "4F0C"H |  | "4F0B"H |  | "-7.-7." | "4F0 | 1"H | "4F00 | O"H |

Note: When the GS bit is updated, the RAM data must be rewritten.

## Table 10 Relationship between GRAM Data and Display Contents

| GRAM Data | $\begin{aligned} & \hline \text { DB } \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { DB } \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { DB } \\ 13 \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline \text { DB } \\ 12 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 11 \\ \hline \end{array}$ | $\begin{aligned} & \hline \text { DB } \\ & 10 \\ & \hline \end{aligned}$ | $\begin{gathered} \text { DB } \\ 9 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 8 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 7 \\ \hline \end{array}$ | $\begin{gathered} \hline \text { DB } \\ 6 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 5 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { DB } \\ 4 \\ \hline \end{array}$ | $\begin{gathered} \hline \text { DB } \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { DB } \\ 2 \\ \hline \end{gathered}$ | $\begin{gathered} \text { DB } \\ 1 \\ \hline \end{gathered}$ | $\begin{gathered} \text { DB } \\ 0 \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Selection Palette | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  | RK, GK, BK |  |
| Output Pin |  |  | SEG (309-24n)$\vdots$SEG (307-24n) |  | SEG (306-24n)$\vdots$SEG (304-24n) |  | SEG (303-24n)$\vdots$SEG (301-24n) |  | SEG (300-24n)$\vdots$SEG (298-24n) |  | SEG (297-24n)$\vdots$SEG (295-24n) |  | SEG (294-24n)$\vdots$SEG (292-24n) |  | SEG (291-24n)$\vdots$SEG (289-24n) |  |

Note: $\mathrm{n}=$ Lower 4-bit address (0 to 12)

## HD66760

## Instructions

## Outline

The HD66760 uses the 16-bit bus architecture. Before the internal operation of the HD66760 starts, control information is temporarily stored in the registers described below to allow high-speed interfacing with a highperformance microcomputer. The internal operation of the HD66760 is determined by signals sent from the microcomputer. These signals, which include the register selection signal (RS), the read/write signal (R/W), and the data bus signals (DB15 to DB0), make up the HD66760 instructions. There are eight categories of instructions that:

- Specify the index
- Read the status
- Control the display
- Control power management
- Process the graphics data
- Set internal GRAM addresses
- Transfer data to and from the internal GRAM
- Set grayscale level for the internal grayscale palette table

Normally, instructions that write data are used the most. However, an auto-update of internal GRAM addresses after each data write can lighten the microcomputer program load.

Because instructions are executed in 0 cycles, they can be written in succession.

## Instruction Descriptions

## Index

The index instruction specifies the RAM control indexes (R00h to R39h). It sets the register number in the range of 000000 to 111001 in binary form. However, R40h to R44h are disabled since they are test registers.

| R/W | RS | DB1 | B14 | B13 | B12 | B11 | B10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 0 | * | * | * | * | * | * | * | * | * | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 |

Figure 1 Index Instruction

## Status Read

The status read instruction reads the internal status of the HD66760.
L7-0: Indicate the driving raster-row position where the liquid crystal display is being driven.
C6-0: Read the contrast setting values (CT6-0).

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R | 0 | 0 | L6 | L5 | L4 | L3 | L2 | L1 | LO | 0 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |

Figure 2 Status Read Instruction

## Start Oscillation (R00h)

The start oscillation instruction restarts the oscillator from the halt state in the standby mode. After issuing this instruction, wait at least 10 ms for oscillation to stabilize before issuing the next instruction. (See the Standby Mode section.)

If this register is read forcibly, 8760 H is read.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | 1 |
| R | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |

Figure 3 Start Oscillation Instruction

## HD66760

## Driver Output Control (R01h)

CMS: Selects the output shift direction of a common driver. When CMS $=0$, COM1 shifts to COM80. When CMS $=1$, COM80 shifts to COM1.

SGS: Selects the output shift direction of a segment driver. When SGS $=0$, SEG1 shifts to SEG312. When SGS $=1$, SEG312 shifts to SEG1. When SGS $=0$, the SEG1 pin assigns the color display to R, G, or B. When $\operatorname{SGS}=1$, the SEG312 pin assigns R, G, or B to the color display.

NL3-0: Specify the LCD drive duty ratio. The duty ratio can be adjusted for every eight raster-rows. GRAM address mapping does not depend on the setting value of the drive duty ratio.


Figure 4 Driver Output Control Instruction
Table 11 NL Bits and Drive Duty

| NL3 | NL2 | NL1 | NL0 | Display Size | LCD Drive Duty | Common Driver Used |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | Setting disabled | Setting disabled | Setting disabled |
| 0 | 0 | 0 | 1 | $312 \times 16$ dots | $1 / 16$ Duty | COM1-COM16 |
| 0 | 0 | 1 | 0 | $312 \times 24$ dots | $1 / 24$ Duty | COM1-COM24 |
| 0 | 0 | 1 | 1 | $312 \times 32$ dots | $1 / 32$ Duty | COM1-COM32 |
| 0 | 1 | 0 | 0 | $312 \times 40$ dots | $1 / 40$ Duty | COM1-COM40 |
| 0 | 1 | 0 | 1 | $312 \times 48$ dots | $1 / 48$ Duty | COM1-COM48 |
| 0 | 1 | 1 | 0 | $312 \times 56$ dots | $1 / 56$ Duty | COM1-COM56 |
| 0 | 1 | 1 | 1 | $312 \times 64$ dots | $1 / 64$ Duty | COM1-COM64 |
| 1 | 0 | 0 | 0 | $312 \times 72$ dots | $1 / 72$ Duty | COM1-COM72 |
| 1 | 0 | 0 | 1 | $312 \times 80$ dots | $1 / 80$ Duty | COM1-COM80 |

## LCD-Driving-Waveform Control (R02h)

RST: When RST $=1$, software function is started. This function is same as hardware RESET* pin. It takes 10 clock cycle period. The RST will be automatically cleared. Therefore, after 10 clock cycle other instruction can be issued. Do not set the RST during stand-by mode.
$\mathbf{B} / \mathbf{C}$ : When $\mathrm{B} / \mathrm{C}=0$, a B-pattern waveform is generated and alternates in every frame for LCD drive. When $\mathrm{B} / \mathrm{C}=1$, a C -pattern waveform is generated and alternates in each raster-row specified by bits EOR and NW4-NW0 in the LCD-driving-waveform control register. For details, see the n-raster-row Reversed AC Drive section.

EOR: When the C-pattern waveform is set $(\mathrm{B} / \mathrm{C}=1)$ and $\mathrm{EOR}=1$, the odd/even frame-select signals and the n-raster-row reversed signals are EORed for alternating drive. EOR is used when the LCD is not alternated by combining the set values of the LCD drive duty ratio and the n raster-row. For details, see the n-raster-row Reversed AC Drive section.

NW4-0: Specify the number of raster-rows $n$ that will alternate at the $C$-pattern waveform setting $(B / C=1)$. NW4-NW0 alternate for every set value +1 raster-row, and the first to the 32 nd raster-rows can be selected.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RST | 0 | B/C | EOR | NW4 | NW3 | NW2 | NW1 | NWO |

Figure 5 LCD-Driving-Waveform Control Instruction

## Power Control (R03h)

BS2-0: The LCD drive bias value is set within the range of a $1 / 4$ to $1 / 10$ bias. The LCD drive bias value can be selected according to its drive duty ratio and voltage. For details, see the Liquid-crystal-display Drive-bias Selector section.

BT1-0: The output factor of VLOUT between three-times, four-times, five-times, and six-times step-up is switched. The LCD drive voltage level can be selected according to its drive duty ratio and bias. Lower amplification of the step-up circuit consumes less current.

PS1-0: The internal or external power supply is selected as the reference power supply for the LCD drivevoltage generator.

DC1-0: The operating frequency in the step-up circuit is selected. When the step-up operating frequency is high, the driving ability of the step-up circuit and the display quality become high, but the current consumption is increased. Adjust the frequency considering the display quality and the current consumption.

AP1-0: The amount of fixed current from the fixed current source in the operational amplifier for V pins (V1 to V5) is adjusted. When the amount of fixed current is large, the LCD driving ability and the display quality become high, but the current consumption is increased. Adjust the fixed current considering the display quality and the current consumption.

## HD66760

During no display, when AP1-0 $=00$, the current consumption can be reduced by ending the operational amplifier and step-up circuit operation.

SLP: When SLP = 1, the HD66760 enters the sleep mode, where the internal display operations are halted except for the R-C oscillator, thus reducing current consumption. For details, see the Sleep Mode section. Only the following instructions can be executed during the sleep mode.
a. Power control (BS2-0, BT1-0, DC1-0, AP1-0, SLP, and STB bits)
b. Software reset $(\mathrm{RST}=1)$

During the sleep mode, the other GRAM data and instructions cannot be updated although they are retained.
STB: When STB = 1, the HD66760 enters the standby mode, where display operation completely stops, halting all the internal operations including the internal R-C oscillator. Further, no external clock pulses are supplied. For details, see the Standby Mode section.

Only the following instructions can be executed during the standby mode.
a. Standby mode cancel $(\mathrm{STB}=0)$
b. Start oscillation
c. Power control (BS2-0, BT1-0, DC1-0, AP1-0, SLP, and STB bits)

During the standby mode, the GRAM data and instructions may be lost. To prevent this, they must be set again after the standby mode is canceled.

Table 12 BS Bits and LCD Drive Bias Value

| BS2 | BS1 | BS0 | LCD Drive Bias Value |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Setting disabled |
| 0 | 0 | 1 | $1 / 10$ bias drive |
| 0 | 1 | 0 | $1 / 9$ bias drive |
| 0 | 1 | 1 | $1 / 8$ bias drive |
| 1 | 0 | 0 | $1 / 7$ bias drive |
| 1 | 0 | 1 | $1 / 6$ bias drive |
| 1 | 1 | 0 | $1 / 5$ bias drive |
| 1 | 1 | 1 | $1 / 4$ bias drive |

Table 13 BS Bits and Output Level

| BT1 | BTO | VLOUT Output Level |
| :--- | :--- | :--- |
| 0 | 0 | Three-times step-up |
| 0 | 1 | Four-times step-up |
| 1 | 0 | Five-times step-up |
| 1 | 1 | Six-times step-up |

Table 14 DC Bits and Operating Clock Frequency

| DC1 | DC0 | Operating Clock Frequency in the Step-up Circuit |
| :--- | :--- | :--- |
| 0 | 0 | 32-divided clock |
| 0 | 1 | 16-divided clock |
| 1 | 0 | 128-divided clock |
| 1 | 1 | 64-divided clock |

Table 15 AP Bits and Amount of Fixed Current

| AP1 | AP0 | Amount of Fixed Current in the Operational Amplifier |
| :--- | :--- | :--- |
| 0 | 0 | Operational amplifier and booster do not operate. |
| 0 | 1 | Small |
| 1 | 0 | Middle |
| 1 | 1 | Large |

Table 16 Switching Reference Power Supply

| PS1 | PS0 | VREG Pin | V1REF Pin | VLREF Pin | VLREF Regulator |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | Output (1/2Vci) | Output <br> $(1 / 2 \mathrm{Vci} ¥ \mathrm{~N}$-times) | Input <br> (from V1REF pin) | Unused |
| 0 | 1 | Output (1/2Vci) | Output <br> $(1 / 2 \mathrm{Vci} ¥$ N-times) $)$ | Input <br> (from V1REF pin) | Used |
| 1 | 0 | Input (Vreg) | Output <br> (Vreg $¥$ N-times) | Input <br> (from V1REF pin) | Unused |
| 1 | 1 | Open (High-Z) | Open (High-Z) | Input <br> (VIcd: LCD voltage) | Unused |

## HD66760

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | 0 | 0 | BS2 | BS1 | BS0 | BT1 | BTO | PS1 | PSO | DC1 | DC0 | AP1 | APO | SLP | STB |

Figure 6 Power Control Instruction

## Contrast Control (R04h)

CT6-0: These bits control the LCD drive voltage (potential difference between V1 and GND) to adjust 128step contrast. For details, see the Contrast Adjuster section.

| R/W | RS | DB15 | DB14 | DB13 | B1 | B1 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | 0 | 0 | 0 | 0 | VR2 | VR1 | VR0 | 0 | CT6 | CT5 | CT4 | CT3 | CT2 | CT1 | CTO |

Figure 7 Contrast Control Instruction


Figure 8 Contrast Adjuster

Table 17 G Bits and Variable Registor Value of Contrast Adjuster

| CT Set Value |  |  |  |  |  | Variable Resistor (VR) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CT5 | CT4 | CT3 | CT2 | CT1 | СТО | CT6 = 0 | CT6 = 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | $6.20 \times R$ | $3.20 \times R$ |
| 0 | 0 | 0 | 0 | 0 | 1 | $6.15 \times R$ | $3.15 \times \mathrm{R}$ |
| 0 | 0 | 0 | 0 | 1 | 0 | $6.10 \times R$ | $3.10 \times \mathrm{R}$ |
| 0 | 0 | 0 | 0 | 1 | 1 | $6.05 \times \mathrm{R}$ | $3.05 \times \mathrm{R}$ |
| 0 | 0 | 0 | 1 | 0 | 0 | $6.00 \times \mathrm{R}$ | $3.00 \times \mathrm{R}$ |
|  |  |  | - |  |  | - | - |
|  |  |  | - |  |  | - | - |
| 1 | 1 | 1 | 1 | 0 | 1 | $3.15 \times \mathrm{R}$ | $0.15 \times \mathrm{R}$ |
| 1 | 1 | 1 | 1 | 1 | 0 | $3.10 \times \mathrm{R}$ | $0.10 \times \mathrm{R}$ |
| 1 | 1 | 1 | 1 | 1 | 1 | $3.05 \times \mathrm{R}$ | $0.05 \times \mathrm{R}$ |

VR2-0: These bits adjust the output voltage (V1REF) in the LCD drive reference generator in the range of four- to 11-times of Vreg ( $1 / 2 \mathrm{Vci}$ or VREG pin input voltage).

Table 18 VR Bits and V1REF Voltage

| VR2 | VR1 | VR0 | V1REF Voltage Setting |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Vreg $\times 4$-times |
| 0 | 0 | 1 | Vreg $\times 5$-times |
| 0 | 1 | 0 | Vreg $\times 6$-times |
| 0 | 1 | 1 | Vreg $\times 7$-times |
| 1 | 0 | 0 | Vreg $\times 8$-times |
| 1 | 0 | 1 | Vreg $\times 9$-times |
| 1 | 1 | 0 | Vreg $\times 10$-times |
| 1 | 1 | 1 | Vreg $\times 11$-times |

## HD66760

## Entry Mode (R05h)

## Compare Register (R06h)

The write data sent from the microcomputer is modified in the HD66760 and written to the GRAM. The display data in the GRAM can be quickly rewritten to reduce the load of the microcomputer software processing. For details, see the Graphics Operation Function section.

SWP: When SWP = 1, the upper and lower bytes in the two-byte data sent from the microcomputer are swapped and written to the GRAM. When SWP $=0$, this bit directly writes the two-byte data sent from the microcomputer to the GRAM. This swap processing is performed only for the data sent from the microcomputer before logical operation. When SWP $=1$, the upper and lower bytes in the write data mask (WM15-0) are swapped to be executed with the write data.

I/D: When I/D = 1, the address counter $(\mathrm{AC})$ is automatically incremented by 1 after the data is written to the GRAM. When I/D $=0$, the $A C$ is automatically decremented by 1 after the data is written to the GRAM.

AM: Set the automatic update method of the AC after the data is written to the GRAM. When AM $=0$, the data is continuously written in parallel. When $\mathrm{AM}=1$, the data is continuously written vertically.

LG2-0: Compare the data read from the GRAM by the microcomputer with the compare registers (CP7-0) by a compare/logical operation and write the results to GRAM. For details, see the Logical/Compare Operation Function.

CP7-0: Set the compare register for the compare operation with the data read from the GRAM or written by the microcomputer.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SWP | 0 | 0 | 0 | I/D | AM | LG2 | LG1 | LG0 |
| W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CP7 | CP6 | CP5 | CP4 | CP3 | CP2 | CP1 | CP0 |

Figure 9 Entry Mode and Compare Register

Write data sent from the microcomputer (DB15-0)

SWP = "1"
Swap of upper and lower bytes


Notes:1. The write data mask (WM15-0) is set by the register in the RAM Write Data Mask section.
2. When SWP = 1, the upper and lower bytes in the write data mask are swapped to be executed with the write data.

Figure 10 Logical/Compare Operation and Swapping for the GRAM

## Display Control (R07h)

VLE2-1: When VLE1 = 1, a vertical scroll is performed in the 1st screen. When VLE2 = 1, a vertical scroll is performed in the 2 nd screen. Vertical scrolling on the two screens can be independently controlled.

SPT: When SPT = 1, the 2-division LCD drive is performed. For details, see the Screen-division Driving Function section.

E: When $\mathrm{E}=1$, "pixel on/off" mode is enabled. Displayed pixel can be "all on" or "all off" regardless GRAM contents. The "all on" or "all off" can be seleced B/W bit setting. When the "pixel on/off" mode is enabled ( $\mathrm{E}=1$ ), the D0 and D1 should be 1 and REV should be 0 (display on and no reverse mode).
$\mathbf{B} / \mathbf{W}$ : When $\mathrm{E}=1$ and $\mathrm{B} / \mathrm{W}=0$, displayed pixel is "all off" regardless GRAM contents. When $\mathrm{E}=1$ and $\mathrm{B} / \mathrm{W}$ $=1$, displayed pixel is "all on" regardless GRAM contents.

GS: When GS $=0$, the display is in eight grayscale mode and displays 256 colors by selecting eight grayscales from 16 grayscale levels. When GS = 1, the display is in four grayscales and displays 256 colors by selecting four grayscales from 16 grayscale levels. In four-grayscale mode, four colors can be displayed with two bits per pixel (RGB). GRAM data must be rewritten when the GS bit is swapped.

## HD66760

When GS $=1$, the GRAM address increments or decrements addresses from 0000 H to 4 F 0 CH . For details, see the Grayscale Palette and Four-color Display Mode sections.

REV: Displays all character and graphics display sections with reversal when REV $=1$. For details, see the Reversed Display Function section. Since the grayscale level can be reversed, display of the same data is enabled on normally-white and normally-black panels.

D1-0: Display is on when $\mathrm{D} 1=1$ and off when $\mathrm{D} 1=0$. When off, the display data remains in the GRAM, and can be displayed instantly by setting D1 $=1$. When D1 is 0 , the display is off with the SEG1 to SEG312 outputs and COM1 to COM80 outputs set to the GND level. Because of this, the HD66760 can control the charging current for the LCD with AC driving.

When D1-0 $=01$, the internal display of the HD66760 is performed although the display is off. When D1-0 $=$ 00 , the internal display operation halts and the display is off.

Table 19 D Bits and Operation

| D1 | D0 | SEG/COM Output | HD66760 Internal Display <br> Operation |
| :--- | :--- | :--- | :--- |
| 0 | 0 | GND | Halt |
| 0 | 1 | GND | Operate |
| 1 | 0 | Unlit display | Operate |
| 1 | 1 | Display | Operate |

Notes: 1. The internal power supply can operate independently from D1-0.
2. Writing from the microcomputer to the GRAM is independent from D1-0.
3. In the sleep and standby modes, $\mathrm{D} 1-0=00$. However, the register contents of D1-0 are not modified.

| R/W | RS | DB15 | DB1 | DB |  |  | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | 0 | 0 | 0 |  | 0 | VLE2 | VLE1 | SPT | 0 | 0 | E | B/W | GS | REV | D1 | D0 |

Figure 11 Display Control Instruction

## Cursor Control (R08h)

C: When $\mathrm{C}=1$, the window cursor display is started. The display mode is selected by the CM1-0 bits, and the display area is specified in a pixel unit by the horizontal cursor position register (HS6-0 and HE6-0 bits) and vertical cursor position register (VS6-0 and VE6-0 bits). The cursor color (CR, CG, or CB) can be set to any of eight colors in the window cursor. However, the cursor color cannot be controlled by the grayscale. For details, see the Color Window Cursor Control section.

CM1-0: The display mode of the window cursor is selected. These bits can display a eight-color cursor, reversed cursor, eight-color blink cursor, and reversed blink cursor.

CR/CB/CG: The window cursor color can be specified. Red, blue, green, white, black, or any combination color can be displayed. However, the cursor color cannot be controlled by the grayscale. For details, see the Color Window Cursor Control section.


Figure 12 Cursor Control Instruction
Table 20 CM Bits and Window Cursor Display Mode
D1 D0 Window Cursor Display Mode
$0 \quad 0 \quad$ Eight-color cursor (displaying the window cursor with the color specified by CR, CG, or CB)

| 0 | 1 | Reversed cursor (displaying reversed grayscale data in the window cursor) |
| :--- | :--- | :--- |
| 1 | 0 | Eight-color blink cursor (alternately blinking normal and eight-color display of CR, CG, or <br> CB in the window cursor) |
| 1 | 1 | Reversed blink cursor (alternately blinking normal and reversed display of the grayscale <br> data in the window cursor) |

## Grayscale and Blink Synchronization (R09h)

Initializes the blink and frame counters, which control the blink cycle and grayscale generation, respectively.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Figure 13 Grayscale and Blink Synchronization Instructions

## Vertical Scroll Control (R11h)

VL16-11: Specify the display-start raster-row at the 1st screen display for vertical smooth scrolling. Any raster-row from the first to 80th can be selected. After the 80th raster-row is displayed, the display restarts from the first raster-row. The display-start raster-row (VL16-10) is valid only when VLE1 $=1$. The rasterrow display is fixed when VLE1 $=0$. (VLE1 is the 1 st-screen vertical-scroll enable bit.)

VL26-20: Specify the display-start raster-row at the 2nd screen display. The display-start raster-row (VL2620 ) is valid only when VLE2 $=1$. The raster-row display is fixed when VLE2 $=0$. (VLE2 is the 2nd-screen vertical-scroll enable bit.) The vertical scroll for the 1 st and 2 nd screens can be independently set.

## HD66760

| R/W | RS | B15 | DB14 | DB13 | DB12 | DB1 | DB | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | VL26 | VL25 | VL24 | VL23 | VL22 | VL21 | VL20 | 0 | VL16 | VL15 | VL14 | VL13 | VL12 | 11 | VL |

Figure 14 Vertical Scroll Control Instruction
Table 21 VL Bits and Display-start Raster-row

| VL26 | VL25 | VL24 | VL23 | VL22 | VL21 | VL20 |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| VL16 | VL15 | VL14 | VL13 | VL12 | VL11 | VL10 | Display-start Raster-row |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1st raster-row |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2nd raster-row |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3rd raster-row |
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 4th raster-row |
| 0 | 0 | 0 | 0 | 1 | 0 | 0 | 5th raster-row |
| $:$ | $:$ | $:$ | $:$ | $:$ | $:$ | $:$ | $:$ |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 79th raster-row |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 80th raster-row |

Note: Do not set over the 80th (4FH) raster-row.

## Horizontal Cursor Position (R12h)

## Vertical Cursor Position (R13h)

HS6-0: Specify the start position for horizontally displaying the window cursor in a pixel unit. The cursor is displayed from the 'set value +1 ' pixel. Ensure that HS6-0 $\leq$ HE6-0.

HE6-0: Specify the end position for horizontally displaying the window cursor in a pixel unit. The cursor is displayed to the 'set value +1 ' pixel. Ensure that HS6-0 $\leq$ HE6-0.

VS6-0: Specify the start position for vertically displaying the window cursor in a raster-row unit. The cursor is displayed from the 'set value +1 ' raster-row. Ensure that VS6-0 $\leq$ VE6-0.

VE6-0: Specify the end position for vertically displaying the window cursor in a raster-row unit. The cursor is displayed to the 'set value +1 ' raster-row. Ensure that VS6-0 $\leq$ VE6-0.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | HE6 | HE5 | HE4 | HE3 | HE2 | HE1 | HE0 | 0 | HS6 | HS5 | HS4 | HS3 | HS2 | HS1 | HS0 |
| W W | 1 | 0 | VE6 | VE5 | VE4 | VE3 | VE2 | VE1 | VE0 | 0 | VS6 | VS5 | VS4 | VS3 | VS2 | VS1 | VS0 |

Figure 15 Horizontal Cursor Position and Vertical Cursor Position Instructions


Note: The cursor position must be included in the display area.
Figure 16 Window Cursor Position

## 1st Screen Driving Position (R14h)

2nd Screen Driving Position (R15h)
SS16-0: Specify the driving start position for the first screen in a line unit. The LCD driving starts from the 'set value + 1' common driver.

SE16-0: Specify the driving end position for the first screen in a line unit. The LCD driving is performed to the 'set value +1 ' common driver. For instance, when SS16-10 $=07 \mathrm{H}$ and SE16-10 $=10 \mathrm{H}$ are set, the LCD driving is performed from COM8 to COM17, and non-selection driving is performed for COM1 to COM7, COM18, and others. Ensure that SS16-10 $\leq$ SE16-10 $\leq 4 \mathrm{FH}$. For details, see the Screen-division Driving Function section.

SS26-0: Specify the driving start position for the second screen in a line unit. The LCD driving starts from the 'set value +1 ' common driver. The second screen is driven when $\mathrm{SPT}=1$.

SE26-0: Specify the driving end position for the second screen in a line unit. The LCD driving is performed to the 'set value +1 ' common driver. For instance, when $\mathrm{SPT}=1, \mathrm{SS} 26-20=20 \mathrm{H}$, and SE26-20 $=4 \mathrm{FH}$ are set, the LCD driving is performed from COM33 to COM80. Ensure that SS16-10 $\leq \mathrm{SE} 16-10<\mathrm{SS} 26-20 \leq$ SE26-20 $\leq 4$ FH. For details, see the Screen-division Driving Function section.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | SE16 | SE15 | SE1 | SE13 | SE12 | SE11 | SE10 | 0 | SS16 | SS15 | SS14 | SS13 | SS12 | SS1 | SS10 |
| W | 1 | 0 | SE26 | SE25 | SE24 | SE23 | SE22 | SE21 | SE20 | 0 | SS26 | SS25 | SS24 | SS23 | SS22 | SS2 | SS20 |

Figure 17 1st Screen Driving Position and 2nd Screen Driving Position

## HD66760

## RAM Write Data Mask (R20h)

WM15-0: In writing to the GRAM, these bits mask writing in a bit unit. When WM15 = 1, this bit masks the write data of DB15 and does not write to the GRAM. Similarly, the WM14-0 bits mask the write data of DB14-0 in a bit unit. When SWP = 1, the upper and lower bytes in the write data mask are swapped. For details, see the Graphics Operation Function section.


Figure 18 RAM Write Data Mask Instruction

## RAM Address Set (R21h)

AD14-0: Initially set GRAM addresses to the address counter (AC). Once the GRAM data is written, the AC is automatically updated according to the AM and I/D bit settings. This allows consecutive accesses without resetting addresses. Address update range is $0000 \mathrm{H}-4 \mathrm{~F} 33 \mathrm{H}(\mathrm{GS}=0)$ and $0000 \mathrm{H}-4 \mathrm{~F} 0 \mathrm{CH}(\mathrm{GS}=1)$. Once the GRAM data is read, the AC is not automatically updated. GRAM address setting is not allowed in the sleep mode or standby mode.


Figure 19 RAM Address Set Instruction
Table 22 GRAM Address Range in Eight-grayscale Mode (GS = 0)

| AD14-ADO | GRAM Setting |
| :---: | :--- |
| "0000"H-"0033"H | Bitmap data for COM1 |
| "0100"H-"0133"H | Bitmap data for COM2 |
| "0200"H-"0233"H | Bitmap data for COM3 |
| "0300"H-"0333"H | Bitmap data for COM4 |
| $:$ | $:$ |
| "AC00"H-"4C33"H | Bitmap data for COM77 |
| "AD00"H-"4D33"H | Bitmap data for COM78 |
| "AE00"H-"4E33"H | Bitmap data for COM79 |
| "AF00"H-"4F33"H | Bitmap data for COM80 |

Table 23 GRAM Address Range in Four-grayscale Mode (GS = 1)

| AD14-ADO | GRAM Setting |
| :--- | :--- |
| "0000"H-"000C"H | Bitmap data for COM1 |
| "0100"H-"010C"H | Bitmap data for COM2 |
| "0200"H-"020C"H | Bitmap data for COM3 |
| "0300"H-"030C"H | Bitmap data for COM4 |
| $:$ | $:$ |
| "AC00"H-"4C0C"H | Bitmap data for COM77 |
| "AD00"H-"4D0C"H | Bitmap data for COM78 |
| "AE00"H-"4E0C"H | Bitmap data for COM79 |
| "AF00"H-"4F0C"H | Bitmap data for COM80 |

## Write Data to GRAM (R22h)

WD15-0 : Write 16-bit data to the GRAM. This data calls each grayscale palette. After a write, the address is automatically updated according to the AM and I/D bit settings. During the sleep and standby modes, the GRAM cannot be accessed.


Figure 20 Write Data to GRAM Instruction


Figure 21 GRAM Write Data

## HD66760

Table 24 GRAM Data and R Grayscale Palette in the Eight-grayscale Mode (GS = 0)

| GRAM Data Setting |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| R2 | R1 | R0 |  | <R> Grayscale Palete |  |  |
| 0 | 0 | 0 | RK03 | RK02 | RK01 | RK00 |
| 0 | 0 | 1 | RK13 | RK12 | RK11 | RK10 |
| 0 | 1 | 0 | RK23 | RK22 | RK21 | RK20 |
| 0 | 1 | 1 | RK33 | RK32 | RK31 | RK30 |
| 1 | 0 | 0 | RK43 | RK42 | RK41 | RK40 |
| 1 | 0 | 1 | RK53 | RK52 | RK51 | RK50 |
| 1 | 1 | 0 | RK63 | RK62 | RK61 | RK60 |
| 1 | 1 | 1 | RK73 | RK72 | RK71 | RK70 |

Table 25 GRAM Data and G Grayscale Palette in the Eight-grayscale Mode (GS = 0)
GRAM Data Setting

| G2 | G1 | G0 | <G> Grayscale Palette |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | GK03 | GK02 | GK01 | GK00 |
| 0 | 0 | 1 | GK13 | GK12 | GK11 | GK10 |
| 0 | 1 | 0 | GK23 | GK22 | GK21 | GK20 |
| 0 | 1 | 1 | GK33 | GK32 | GK31 | GK30 |
| 1 | 0 | 0 | GK43 | GK42 | GK41 | GK40 |
| 1 | 0 | 1 | GK53 | GK52 | GK51 | GK50 |
| 1 | 1 | 0 | GK63 | GK62 | GK61 | GK60 |
| 1 | 1 | 1 | GK73 | GK72 | GK71 | GK70 |

Table 26 GRAM Data and B Grayscale Palette in the Eight-grayscale Mode (GS = 0)
GRAM Data Setting

| B1 | B0 |  | <B Grayscale Palete |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | BK03 | BK02 | BK01 | BK00 |  |  |  |  |  |
| 0 | 1 | BK13 | BK12 | BK11 | BK10 |  |  |  |  |  |
| 1 | 0 | BK23 | BK22 | BK21 | BK20 |  |  |  |  |  |
| 1 | 1 | BK33 | BK32 | BK31 | BK30 |  |  |  |  |  |

Table 27 GRAM Data and Grayscale Palette in the Four-grayscale Mode (GS = 1)

| GRAM Data Setting |  | <R> Grayscale Palette |  |  |  | <G> Grayscale Palette |  |  |  | <B> Grayscale Palette |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C1 | C0 |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 | RK03 | RK02 | RK01 | RK00 | GK03 | GK02 | GK01 | GK00 | BK03 | BK02 | BK01 | BK00 |
| 0 | 1 | RK13 | RK12 | RK11 | RK10 | GK13 | GK12 | GK11 | GK10 | BK13 | BK12 | BK11 | BK10 |
| 1 | 0 | RK23 | RK22 | RK21 | RK20 | GK23 | GK22 | GK21 | GK20 | BK23 | BK22 | BK21 | BK20 |
| 1 | 1 | RK33 | RK32 | RK31 | RK30 | GK33 | GK32 | GK31 | GK30 | ВК33 | BK32 | BK31 | BK30 |

## Read Data from GRAM (R22h)

RD15-0: Read 16-bit data from the GRAM. When the data is read to the microcomputer, the first-word read immediately after the GRAM address setting is latched from the GRAM to the internal read-data latch. The data on the data bus (DB15-0) becomes invalid and the second-word read is normal.

When bit processing, such as a logical operation, is performed within the HD66760, only one read can be processed since the latched data in the first word is used.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R | 1 | $\begin{aligned} & \text { RD } \\ & 15 \end{aligned}$ | $\begin{gathered} \text { RD } \\ 14 \end{gathered}$ | $\begin{aligned} & \text { RD } \\ & 13 \end{aligned}$ | $\begin{aligned} & \text { RD } \\ & 12 \end{aligned}$ | $\begin{gathered} \text { RD } \\ 11 \end{gathered}$ | $\begin{aligned} & \text { RD } \\ & 10 \end{aligned}$ | $\begin{gathered} \text { RD } \\ 9 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 8 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 7 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 6 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 5 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 4 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 3 \end{gathered}$ | $\begin{gathered} \text { RD } \\ 2 \end{gathered}$ | RD | $\begin{gathered} \text { RD } \\ 0 \end{gathered}$ |

Figure 22 Read Data from GRAM Instruction


Figure 23 GRAM Read Sequence

## Grayscale Palette Control (R30h to R39h)

RK73-00: Specify the R-grayscale level for eight palettes from the 16-grayscale level. For details, see the Grayscale Palette and Grayscale Palette Table sections.

In four-grayscale display mode, the number of palettes to be used is four. For details, see the Four-grayscale Display Mode section.

GK73-00: Specify the G-grayscale level for eight palettes from the 16 -grayscale level. For details, see the Grayscale Palette and Grayscale Palette Table sections.

In four-grayscale display mode, the number of palettes to be used is four. For details, see the Four-grayscale Display Mode section.

BK33-00: Specify the B-grayscale level for four palettes from the 16-grayscale level. For details, see the Grayscale Palette and Grayscale Palette Table sections.

In four-grayscale display mode, the number of palettes to be used is four. For details, see the Four-grayscale Display Mode section.

|  | R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R30 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 13 \end{aligned}$ | $\begin{array}{\|l} \hline \text { RK } \\ 12 \\ \hline \end{array}$ | $\begin{array}{\|l} \hline \text { RK } \\ 11 \\ \hline \end{array}$ | $\begin{array}{\|l} \text { RK } \\ 10 \end{array}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 03 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 02 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 01 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 00 \end{aligned}$ |
| R31 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 33 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 32 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 31 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 30 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 23 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 22 \end{aligned}$ | $\begin{gathered} \text { RK } \\ 21 \end{gathered}$ | $\begin{aligned} & \text { RK } \\ & 20 \end{aligned}$ |
| R32 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 52 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 51 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 50 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \mathrm{RK} \\ & 43 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 42 \end{aligned}$ | $\begin{gathered} \text { RK } \\ 41 \end{gathered}$ | $\begin{aligned} & \text { RK } \\ & 40 \end{aligned}$ |
| R33 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 73 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 72 \end{aligned}$ | $\begin{aligned} & \mathrm{RK} \\ & 71 \end{aligned}$ | $\begin{aligned} & \mathrm{RK} \\ & 70 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { RK } \\ & 63 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 62 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 61 \end{aligned}$ | $\begin{aligned} & \text { RK } \\ & 60 \end{aligned}$ |
| R34 | W | 1 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { GK } \\ 13 \end{gathered}$ | $\begin{aligned} & \text { GK } \\ & 12 \end{aligned}$ | $\begin{gathered} \text { GK } \\ 11 \end{gathered}$ | $\begin{aligned} & \hline \text { GK } \\ & 10 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { GK } \\ & 03 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 02 \end{aligned}$ | $\begin{gathered} \text { GK } \\ 01 \end{gathered}$ | $\begin{aligned} & \text { GK } \\ & 00 \end{aligned}$ |
| R35 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { GK } \\ & 33 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 32 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 31 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 30 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { GK } \\ & 23 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 22 \end{aligned}$ | $\begin{gathered} \text { GK } \\ 21 \end{gathered}$ | $\begin{aligned} & \text { GK } \\ & 20 \end{aligned}$ |
| R36 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { GK } \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 52 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 51 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 50 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { GK } \\ & 43 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 42 \end{aligned}$ | $\begin{gathered} \text { GK } \\ 41 \end{gathered}$ | $\begin{aligned} & \text { GK } \\ & 40 \end{aligned}$ |
| R37 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \mathrm{GK} \\ & 73 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 72 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 71 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 70 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { GK } \\ & 63 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 62 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 61 \end{aligned}$ | $\begin{aligned} & \text { GK } \\ & 60 \end{aligned}$ |
| R38 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \mathrm{BK} \\ & 13 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 12 \end{aligned}$ | $\begin{gathered} \text { BK } \\ 11 \end{gathered}$ | $\begin{aligned} & \mathrm{BK} \\ & 10 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { BK } \\ & 03 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 02 \end{aligned}$ | $\begin{aligned} & \begin{array}{l} \mathrm{BK} \\ 01 \end{array} \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 00 \\ & \hline \end{aligned}$ |
| R39 | W | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \mathrm{BK} \\ & 33 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 32 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 31 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 30 \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{aligned} & \mathrm{BK} \\ & 23 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 22 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 21 \end{aligned}$ | $\begin{aligned} & \mathrm{BK} \\ & 20 \end{aligned}$ |

Figure 24 Grayscale Palette Control Instruction

## Test Register (R40h to R44h)

Index registers R40h-R44h cannot be used or set since they are test registers. Do not change the contents of the instruction bits in these registers.

| R/W | RS | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | Test register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

Figure 25 Test Register Instruction

## HD66760

Table 28 Instruction List


Table 28 Instruction List (cont)


Note: '*' means 'doesn't matter'.

## HD66760

## Reset Function

The HD66760 is internally initialized by RESET input. Because the busy flag (BF) indicates a busy state (BF $=1$ ) during the reset period, no instruction or GRAM data access from the MPU is accepted. The reset input must be held for at least 1 ms . Do not access the GRAM or initially set the instructions until the R-C oscillation frequency is stable after power has been supplied ( 10 ms ).

## Instruction Set Initialization:

1. Start oscillation executed
2. Driver output control (NL3-0 $=1001, \mathrm{SGS}=0, \mathrm{CMS}=0)$
3. B-pattern waveform AC drive $(\mathrm{RST}=0, \mathrm{~B} / \mathrm{C}=0, \mathrm{ECR}=0, \mathrm{NW} 4-0=00000)$
4. Power control $(\mathrm{PS} 1-0=00, \mathrm{DC} 1-0=00, \mathrm{AP} 1-0=00$ : LCD power off, $\mathrm{SLP}=0$ : Sleep mode off, $\mathrm{STB}=$ 0 : Standby mode off)
5. $1 / 10$ bias drive $(B S 2-0=001)$, Three-times step-up $(B T 1-0=00)$, Weak contrast $(C T 6-0=0000000)$
6. Entry mode set $(S W P=0, I / D=1$ : Increment by $1, A M=0$ : Horizontal move, LG2-0 $=000$ : Replace mode)
7. Compare register (CP7-0: 00000000)
8. Display control (VLE2-1 $=00$ : No vertical scroll, $\mathrm{SPT}=0, \mathrm{E}=0, \mathrm{~B} / \mathrm{W}=0, \mathrm{GS}=0$ : Eight-grayscale mode, REV $=0$, D1-0 $=00$ : Display off)
9. Cursor control $(C R / C G / C B=000, C=0$ : Cursor display off, $C M 1-0=00)$
10. Vertical scroll (VL26-20 $=000000$, VL16 $-10=000000$ )
11. Window cursor display position (HS6 $-0=$ HE6 $-0=$ VS6 $-0=$ VE6 $-0=00000000$ )
12. 1st screen division $(\mathrm{SS} 16-10=00000000, \mathrm{SE} 16-10=11111111)$
13.2nd screen division $(S S 26-20=00000000$, SE26-20 $=11111111)$
13. RAM write data mask (WM15-0 $=0000 \mathrm{H}$ : No mask)
14. RAM address set (AD14-0 $=0000 \mathrm{H}$ )
15. Grayscale palette
(RK03-00 $=0000$, RK13 $-10=0011$, RK23 $-20=0101$, RK33-30 $=0111$,
RK43-40 $=1001$, RK53-50 $=1011$, RK63-60 $=1101$, RK73-70 $=1111$,
GK03-00 $=0000$, GK13 $-10=0011$, GK23-20 $=0101$, GK33 $-30=0111$,
GK43-40 = 1001, GK53-50 = 1011, GK63-60 = 1101, GK73-70 = 1111,
BK $03-00=0000$, BK13 $-10=0101$, BK23-20 $=1001$, BK $33-30=1111$ )

## GRAM Data Initialization:

This is not automatically initialized by reset input but must be initialized by software while display is off (D1$0=00$ ).

## Output Pin Initialization:

1. LCD driver output pins (SEG/COM): Output GND level
2. Step-up circuit output pin (VLOUT): Outputs Vcc level
3. Oscillator output pin (OSC2): Outputs oscillation signal

## Parallel Data Transfer

## 16-bit Bus Interface

Setting the IM2-0 (interface mode) to the GND/GND/GND level allows 68-system E-clock-synchronized 16bit parallel data transfer. Setting the IM2-0 to the GND/Vcc/GND level allows 80 -system 16 -bit parallel data transfer. When the number of buses or the mounting area is limited, use an 8 -bit bus interface.


Figure 26 Interface to 16-bit Microcomputer

## 8-bit Bus Interface

Setting the IM2-0 (interface mode) to the GND/GND/Vcc level allows 68-system E-clock-synchronized 8-bit parallel data transfer using pins DB15-DB8. Setting the IM2-0 to the GND/Vcc/Vcc level allows 80 -system 8-bit parallel data transfer. The 16-bit instructions and RAM data are divided into eight upper/lower bits and the transfer starts from the upper eight bits. Fix unused pins DB7-DB0 to the Vcc or GND level. Note that the upper bytes must also be written when the index register is written to.


Figure 27 Interface to 8-bit Microcomputer
Note: Transfer synchronization function for an 8-bit bus interface
The HD66760 supports the transfer synchronization function which resets the upper/lower counter to count upper/lower 8 -bit data transfer in the 8 -bit bus interface. Noise causing transfer mismatch between the eight upper and lower bits can be corrected by a reset triggered by consecutively writing a 00 H instruction four times. The next transfer starts from the upper eight bits. Executing synchronization function periodically can recover any runaway in the display system.

## HD66760



Figure 28 8-bit Transfer Synchronization

## Serial Data Transfer (I2C bus interface)

Setting the IM2=Vcc and IM1=Vcc level allows I2C bus interface, using the serial data line (SDA) and serial transfer clock line (SCL). For the I2C bus interface, the IM0/ID pin function uses an ID pin.

The HD66760W is initiated serial data transfer by transferring the first byte when a high SCL level at the falling edge of the SDA input is sampled; it ends serial data transfer when a high SCL level at the rising edge of the SDA input is sampled.

Table 29 illustrates the start byte of I2C bus interface data and Figure 29 and 30 show the I2C bus interface timing sequence.

The HD66760W is selected when the higher 6-bit slave address in the first byte transferred from the master device match the 6 -bits device identification code assigned to the HD66760W. The HD66760W, when selected, receive the subsequent data string. The lower 1-bit of the device identification code can be determined by the ID pin; select an appropriate code that is not assigned to any other slave device. The upper five bits are fixed to 01110 . One slave address is assigned to a single HD66760W.

The ninth bit of the first byte is a receive-data acknowledge bit (ACK). When the received slave address matches the device ID code, HD66760W pulls down the ACK bit to a low level. Therefore, the ACK output buffer is an open-drain structure, only allowing low-level output. However, the ACK bit is undermined immediately after power-on; make sure to initialize the LSI using the RESET* input.

After identifying the address in the first byte, the HD66760W receives the subsequent data as an HD66760W index or as RAM data. Having received 8-bit data normally, HD66760W pulls down the ninth bit (ACK) to a low level. The index register or RAM data is 16 -bits data format. Therefore data transfer has to be two 8 -bit access cycles after first byte transfer.

Five bytes of GRAM read data after the start byte are invalid. The HD66760W start to read correct GRAM data from sixth byte.

Table 29 Start Byte Format

| Transfer Bit | S | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Start byte format | Transfer start | Device ID code |  |  |  |  |  | RS | R/W | ACK |
|  |  | 0 | 1 | 1 | 1 | 0 | ID |  |  |  |

Note: ID bit is selected by the IM0/ID pin.

Table 30 RS and R/W bit function

| RS | R/W | Function |
| :--- | :--- | :--- |
| 0 | 0 | Write index register to index |
| 0 | 1 | Reads status |
| 1 | 0 | Write control register or GRAM via write data register |
| 1 | 1 | Read GRAM via read data register |

a) Basic data-receive timing through the $\mathrm{I}^{2} \mathrm{C}$ bus interface

b) 1 st and 2 nd byte assignment


Index / write data register upper bits


Index / write data register lower bits
c) Consecutive data-receive timing through the $\mathrm{I}^{2} \mathrm{C}$ bus interface

note:

- After start byte transfer, upper bits of the index or write data register should be written first.
- Start byte should be transfered just after start (S).
- Index or write data register is executed when upper and lower bits are written.

Therefore, data transfer unit has to be twice byte access cycle.
Figure $29 \mathbf{I}^{\mathbf{2}} \mathbf{C}$ bus interface data-receive sequence
a) Basic data-send timing through the $I^{2} \mathrm{C}$ bus interface

b) 1st and 2nd byte assignment

c) Consecutive data-send timing through the ${ }^{2} \mathrm{C}$ bus interface

note:

- After start byte transfer, upper bits of the status or read data register should be read first.
- Start byte should be transfered just after start (S).

Figure $30 \mathbf{I}^{\mathbf{2}} \mathbf{C}$ bus interface data-send sequence

## HD66760

## Serial Data Transfer (Clock synchronized serial interface)

Setting the IM2=Vcc and IM1=GND level allows standard clock synchronized serial data transfer, using the chip select line (CS*), serial data line (SDA) and serial transfer clock line (SCL). For the clock synchronized serial interface, the IM0/ID pin function uses an ID pin.

The HD66760 initiates clock synchronized serial data transfer by transferring the first byte at the falling edge of CS* input. It ends clock synchronized serial data transfer the rising edge of CS* input.

The HD66760 is selected when the higher 6-bit slave address in the first byte transferred from the transmitting device match the 6-bits device identification code assigned to the HD66760. The HD66760, when selected, receive the subsequent data string. The lower 1-bit of the device identification code can be determined by the ID pin. The upper five bits are fixed to 01110. Two different chip address must be assigned to a single HD66760 because the seventh bit of the start byte is used as a register select bit (RS); that is, when $\mathrm{RS}=0$, an index can be written, and when $\mathrm{RS}=1$, control register and GRAM data can be written or read from GRAM. Read or write is selected according to the eighth bit of the start byte ( $\mathrm{R} / \mathrm{W}$ bit). The data is received when the $\mathrm{R} / \mathrm{W}$ bit is 0 , and is transmitted when the $\mathrm{R} / \mathrm{W}$ bit is 1 .

After receiving the start byte, the HD66760 receives the subsequent data as an HD66760 index or as GRAM data.

Five bytes of GRAM read data after the start byte are invalid. The HD66760 start to read correct GRAM data from sixth byte.

Table 30a Start Byte Format

| Transfer Bit | S | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Start byte format | Transfer start | Device ID code |  |  |  |  |  | RS | R/W |
|  |  | 0 | 1 | 1 | 1 | 0 | ID |  |  |

Note: ID bit is selected by the IM0/ID pin.

Table 30b RS and R/W bit function

| RS | R/W | Function |
| :--- | :--- | :--- |
| 0 | 0 | Write index register to index |
| 0 | 1 | Reads status |
| 1 | 0 | Write control register or GRAM via write data register |
| 1 | 1 | Read GRAM via read data register |

a) Basic data-receive timing through the clock synchronized serial interface

b) 1st and 2nd byte assignment

c) Consecutive data-receive timing through the clock synchnorized serial interface

note:

- After start byte transfer, upper bits of the index or write data register should be written first.
- Start byte should be transfered first.
- Index or write data register is executed when upper and lower bits are written.

Therefore, data transfer unit has to be twice byte access cycle.
Figure 30a Clock synchronized serial interface data-receive sequence

## HD66760

a) Basic data-send timing through the clock synchronized serial interface

b) 1st and 2nd byte assignment

c) Consecutive data-send timing through the clock synchnorized serial interface


Figure 30b Clock synchronized serial interface data-send sequence

## Graphics Operation Function

The HD66760 can greatly reduce the load of the microcomputer graphics software processing through the 16bit bus architecture and internal graphics-bit operation function. This function supports the following:

1. A swap function that exchanges the upper and lower bytes in the 16 -bit data sent from the microcomputer.
2. A write data mask function that selectively rewrites some of the bits in the 16 -bit write data.
3. A logical operation write function that writes the data sent from the microcomputer and the original RAM data by a logical operation.
4. A conditional write function that compares the original RAM data or write data and the compare-bit data and writes the data sent from the microcomputer only when the conditions match.

Even if the display size is large, the display data in the graphics RAM (GRAM) can be quickly rewritten.
The graphics bit operation can be controlled by combining the entry mode register, the bit set value of the RAM-write-data mask register, and the read/write from the microcomputer.

Table 31 Graphics Operation

|  | Bit Setting |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Operation Mode | I/D | AM | LG2-0 | Operation and Usage |
| Write mode 1 | $0 / 1$ | 0 | 000 | Horizontal data replacement, horizontal-border <br> drawing |
| Write mode 2 | $0 / 1$ | 1 | 000 | Vertical data replacement, vertical-border drawing <br> Write mode 3 $0 / 1$ |
|  | 0 | 110111 | Conditional horizontal data replacement, horizontal- <br> border drawing |  |
| Write mode 4 | $0 / 1$ | 1 | 110111 | Conditional vertical data replacement, vertical- <br> border drawing |
| Read/write mode 1 | $0 / 1$ | 0 | 001010011 | Horizontal data write with logical operation, <br> horizontal-border drawing |
| Read/write mode 2 | $0 / 1$ | 1 | 001010011 | Vertical data write with logical operation, vertical- <br> border drawing |
| Read/write mode 3 | $0 / 1$ | 0 | 100101 | Conditional horizontal data replacement, horizontal- <br> border drawing |
| Read/write mode 4 | $0 / 1$ | 1 | 100101 | Conditional vertical data replacement, vertical- <br> border drawing |



Figure 31 Data Processing Flow of the Graphics Bit Operation

## Swap Function

The HD66760 has a byte-wise swap function that exchanges the upper and lower bytes in the two-byte data sent from the microcomputer. When SWP $=0$, the data written by the microcomputer is directly transferred to the inside. When $\mathrm{SWP}=1$, the data written by the microcomputer is internally transferred by exchanging the upper and lower bytes.


Figure 32 Example of Swap Function Operation

## HD66760

## Write-data Mask Function

The HD66760 has a bit-wise write-data mask function that controls writing the two-byte data from the microcomputer to the GRAM. Bits that are 0 in the write-data mask register (WM15-0) cause the corresponding DB bit to be written to the GRAM. Bits that are 1 prevent writing to the corresponding GRAM bit to the GRAM; the data in the GRAM is retained. This function can be used when only one-pixel data is rewritten or the particular display color is selectively rewritten.


Figure 33 Example of Write-data Mask Function Operation

## Logical/Compare Operation Function

The HD66760 performs a logical operation or conditional replacement between the two-byte write data sent from the microcomputer and the read data from the GRAM. The logical operation function has four types: replacement, OR, AND, and EOR. The conditional replacement performs a compare operation for the set value of the compare register (CP7-0) and the read data value from the GRAM, and rewrites only the pixel data in the GRAM that satisfies the conditions (in a byte unit). This function can be used when a particular color is selectively rewritten. The swap function or write-data mask function can be effectively used.

## Table 32 Logical/Compare Operation

| Bit Setting |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| LG2 | LG1 | LG0 | Description of Logical/Compare Operation Function |  | | 0 | 0 | 0 | Writes the data written from the microcomputer directly to the GRAM. Only write <br> processing is performed since the data in the read-data latch is not used. |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | ORs the data in the read-data latch and the data written by the microcomputer. <br> Writes the result to GRAM. Read, modify, or write processing is performed. |
| 0 | 1 | 0 | ANDs the data in the read-data latch and the data written by the microcomputer. <br> Writes the result to GRAM. |
| 0 | 1 | 1 | EORs the data in the read-data latch and the data written by the microcomputer. <br> Writes the result to GRAM. |
| 1 | 0 | 0 | Compares the data in the read-data latch and the set value of the compare register <br> (CP7-0). When the read data matches CP7-0, the data from the microcomputer is <br> written to the GRAM. Only the particular color specified in the compare register <br> can be rewritten. Read, modify, or write processing is performed. |
| 1 | 0 | 1 | Compares the data in the read-data latch and the set value of the compare register <br> (CP7-0). When the read data does not match CP7-0, the data from the <br> microcomputer is written to the GRAM. Colors other than the particular one <br> specified in the compare register can be rewritten. Read, modify, or write <br> processing is performed. |
| 1 | 0 | Compares the data written to the GRAM by the microcomputer and the set value of <br> the compare register (CP7-0). When the write data matches CP7-0, the data from <br> the microcomputer is written to the GRAM. Only write processing is performed. |  |
| 1 | Compares the data written to the GRAM by the microcomputer and the set value of <br> the compare register (CP7-0). When the write data does not match CP7-0, the <br> data from the microcomputer is written to the GRAM. Only write processing is <br> performed. |  |  |

## HD66760

## Graphics Operation Processing

1. Write mode $1: \mathrm{AM}=0, \mathrm{LG} 2-0=000$

This mode is used when the data is horizontally written at high speed. It can also be used to initialize the graphics RAM (GRAM) or to draw borders. The swap function (SWP) and write-data mask function (WM15-0) are also enabled in these operations. After writing, the address counter (AC) automatically increments by $1(\mathrm{I} / \mathrm{D}=1)$ or decrements by $1(\mathrm{I} / \mathrm{D}=0)$, and automatically jumps to the counter edge one-raster-row below after it has reached the left or right edge of the GRAM.

## Operation Examples:

1) $I / D=" 1 ", A M=" 0 ", L G 2-0=" 000 ", S W P=" 0 "$
2) $\mathrm{WM} 15-0=$ " 1 F 1 F "H
3) $\mathrm{AC}=" 000 \mathrm{H}$

"0000"H "0001"H "0002"H


Figure 34 Writing Operation of Write Mode 1
2. Write mode 2: $\mathrm{AM}=1, \mathrm{LG} 2-0=000$

This mode is used when the data is vertically written at high speed. It can also be used to initialize the GRAM, develop the font pattern in the vertical direction, or draw borders. The swap function (SWP) and write-data mask function (WM15-0) are also enabled in these operations. After writing, the address counter (AC) automatically increments by 256 , and automatically jumps to the upper-right edge (I/D $=1$ ) or upper-left edge $(I / D=0)$ following the $I / D$ bit after it has reached the lower edge of the GRAM.

Operation Examples:

1) $I / D=" 1 ", A M=" 1 ", L G 2-0=" 000 ", S W P=" 1 "$
2) $\mathrm{WM} 15-0=$ "00FF"H
3) $\mathrm{AC}=\mathrm{COOO} \mathrm{H}$


Notes: 1. The bit area data in the GRAM indicated by '*' is not changed.
2. After writing to address 4 FOOH , the AC jumps to 0001 H .

Figure 35 Writing Operation of Write Mode 2

## HD66760

3. Write mode 3: $\mathrm{AM}=0, \mathrm{LG} 2-0=110 / 111$

This mode is used when the data is horizontally written by comparing the write data and the set value of the compare register (CP7-0). When the result of the comparison in a byte unit satisfies the condition, the write data sent from the microcomputer is written to the GRAM. In this operation, the swap function (SWP) and write-data mask function (WM15-0) are also enabled. After writing, the address counter (AC) automatically increments by $1(I / D=1)$ or decrements by $1(I / D=0)$, and automatically jumps to the counter edge one-raster-row below after it has reached the left or right edge of the GRAM.

Operation Examples:

1) $I / D=" 1 ", A M=" 0 ", L G 2-0=" 110 "$ (matched write), $S W P=" 0 "$
2) $\mathrm{CP} 7-0=$ " $53 \mathrm{H} "$
3) $\mathrm{WM} 15-0=20000 \mathrm{H}$
4) $A C=" 000 " H$


Figure 36 Writing Operation of Write Mode 3
4. Write mode 4: $\mathrm{AM}=1, \mathrm{LG} 2-0=110 / 111$

This mode is used when a vertical comparison is performed between the write data and the set value of the compare register (CP7-0) to write the data. When the result by the comparison in a byte unit satisfies the condition, the write data sent from the microcomputer is written to the GRAM. In this operation, the swap function (SWP) and write-data mask function (WM15-0) are also enabled. After writing, the address counter (AC) automatically increments by 256 , and automatically jumps to the upper-right edge ( $\mathrm{I} / \mathrm{D}=1$ ) or upper-left edge $(I / D=0)$ following the I/D bit after it has reached the lower edge of the GRAM.

Operation Examples:

1) $I / D=" 1 ", A M=" 1 ", L G 2-0=" 111 "$ (unmatched write), $S W P=" 0 "$
2) $\mathrm{CP} 7-0=" 53 \mathrm{H} "$
3) $\mathrm{WM} 15-0=00000 \mathrm{H}$
4) $A C=" 000 " H$



Notes: 1. The bits in the GRAM indicated by '*' are not changed.
2. After writing to address 4 F 00 H , the AC jumps to 0001 H .

Figure 37 Writing Operation of Write Mode 4

## HD66760

5. Read/Write mode 1: $\mathrm{AM}=0, \mathrm{LG} 2-0=001 / 010 / 011$

This mode is used when the data is horizontally written at high speed by performing a logical operation with the original data. It reads the display data (original data), which has already been written in the GRAM, performs a logical operation with the write data sent from the microcomputer, and rewrites the data to the GRAM. This mode reads the data during the same access-pulse width ( 68 -system: enabled high level, 80 -system: RD* low level) as the write operation since reading the original data does not latch the read data into the microcomputer but temporarily holds it in the read-data latch. However, the bus cycle requires the same time as the read operation. The swap function (SWP) or write-data mask function (WM15-0) are also enabled in these operations. After writing, the address counter (AC) automatically increments by $1(\mathrm{I} / \mathrm{D}=1)$ or decrements by $1(\mathrm{I} / \mathrm{D}=0)$, and automatically jumps to the counter edge one-raster-row below after it has reached the left or right edges of the GRAM.

1) $I / D=" 1 ", A M=" 0 ", L G 2-0=" 001 "(O R), S W P=" 0 "$
2) $\mathrm{WM} 15-0=" 0000 \mathrm{H}$
3) $\mathrm{AC}=\mathrm{=} 000 \mathrm{H}$








GRAM

Figure 38 Writing Operation of Read/Write Mode 1
6. Read/Write mode 2: $\mathrm{AM}=1, \mathrm{LG} 1-0=001 / 010 / 011$

This mode is used when the data is vertically written at high speed by performing a logical operation with the original data. It reads the display data (original data), which has already been written in the GRAM, performs a logical operation with the write data sent from the microcomputer, and rewrites the data to the GRAM. This mode can read the data during the same access-pulse width ( 68 -system: enabled high level, 80 -system: RD* low level) as for the write operation since the read operation of the original data does not latch the read data into the microcomputer and temporarily holds it in the read-data latch. However, the bus cycle requires the same time as the read operation. The swap function (SWP) or write-data mask function (WM15-0) are also enabled in these operations. After writing, the address counter (AC) automatically increments by 256 , and automatically jumps to the upper-right edge ( $I / \mathrm{D}=1$ ) or upper-left edge $(I / D=0)$ following the $I / D$ bit after it has reached the lower edge of the GRAM.


Notes: 1. The bits in the GRAM indicated by '*' are not changed.
2. After writing to address 4 F 00 H , the AC jumps to 0001 H .

Figure 39 Writing Operation of Read/Write Mode 2

## HD66760

7. Read/Write mode 3: $\mathrm{AM}=0$, LG2-0 $=100 / 101$

This mode is used when the data is horizontally written by comparing the original data and the set value of compare register (CP7-0). It reads the display data (original data), which has already been written in the GRAM, compares the original data and the set value of the compare register in byte units, and writes the data sent from the microcomputer to the GRAM only when the result of the comparison satisfies the condition. This mode reads the data during the same access-pulse width ( 68 -system: enabled high level, 80 -system: RD* low level) as write operation since reading the original data does not latch the read data into the microcomputer but temporarily holds it in the read-data latch. However, the bus cycle requires the same time as the read operation. The swap function (SWP) and write-data mask function (WM15-0) are also enabled in these operations. After writing, the address counter (AC) automatically increments by 1 $(I / D=1)$ or decrements by $1(I / D=0)$, and automatically jumps to the counter edge one-raster-row below after it has reached the left or right edges of the GRAM.

1) $I / D=" 1 ", A M=" 0 ", L G 2-0=" 100 "$ (matched write), $S W P=" 0 "$
2) $C P 7-0=" 53 H "$
3) $W M 15-0=" 0000 " H$
4) $A C=" 000 " H$



Figure 40 Writing Operation of Read/Write Mode 3
8. Read/Write mode 4: $\mathrm{AM}=1, \mathrm{LG} 2-0=100 / 101$

This mode is used when the data is vertically written by comparing the original data and the set value of the compare register (CP7-0). It reads the display data (original data), which has already been written in the GRAM, compares the original data and the set value of the compare register in byte units, and writes the data sent from the microcomputer to the GRAM only when the result of the compare operation satisfies the condition. This mode reads the data during the same access-pulse width (68-system: enabled high level, 80 -system: RD* low level) as the write operation since reading the original data does not latch the read data into the microcomputer but temporarily holds it in the read-data latch. However, the bus cycle requires the same time as the read operation. The swap function (SWP) and write-data mask function (WM15-0) are also enabled in these operations. After writing, the address counter (AC) automatically increments by 256 , and automatically jumps to the upper-right edge ( $I / D=1$ ) or upper-left edge $(I / D=0)$ following the $I / D$ bit after it has reached the lower edge of the GRAM.


Figure 41 Writing Operation of Read/Write Mode 4

## HD66760

## Grayscale Palette

The HD66760 incorporates a grayscale palette to simultaneously display 256 of the 4,096 possible colors. The R and G grayscales consist of eight four-bit palettes, and the B grayscale consists of four four-bit palettes. The 16-stage grayscale levels can be selected from the four-bit palette data.

For the display data of R and G , the three-bit data in the GRAM written from the microcomputer is used. For the display data of B, the two-bit data in the GRAM is used.

In this palette, a curtailed frame grayscale system, which has low charging current in the LCD panel, is used. Although the system is the same for each color, the curtailed frame timing is adjusted between adjacent dots to reduce flickering.


Figure 42 Grayscale Palette Control

## Grayscale Palette Table

The grayscale register that is set for each palette register (RK, GK, or BK) can be set to any level. 16grayscale lighting levels can be set according to palette values (0000 to 1111).

Table 33 Grayscale Control Level

| Palette Register Value (RK, GK, or BK) |  |  | Grayscale Control Level |  |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | Unlit level*' |
| 0 | 0 | 0 | 1 | $2 / 16$ level |
| 0 | 0 | 1 | 0 | $3 / 16$ level |
| 0 | 0 | 1 | 1 | $4 / 16$ level |
| 0 | 1 | 0 | 0 | $5 / 16$ level |
| 0 | 1 | 0 | 1 | $6 / 16$ level |
| 0 | 1 | 1 | 0 | $7 / 16$ level |
| 0 | 1 | 1 | 1 | $8 / 16$ level |
| 1 | 0 | 0 | 0 | $9 / 16$ level |
| 1 | 0 | 1 | 1 | $10 / 16$ level |
| 1 | 0 | 1 | 0 | $11 / 16$ level |
| 1 | 1 | 0 | 0 | $12 / 16$ level |
| 1 | 1 | 0 | 1 | $13 / 16$ level |
| 1 | 1 | 1 | 0 | $14 / 16$ level |
| 1 | 1 | 1 | $15 / 16$ level |  |
| 1 | 1 | All-lit level** |  |  |

Notes: 1. The unlit level corresponds to a black display when a normally-black color-LCD panel is used, and a white display when a normally-white color-LCD panel is used.
2. The all-lit level corresponds to a white display when a normally-black color-LCD panel is used, and a black display when a normally-white color-LCD panel is used.

## HD66760

## Four-color Display Mode

The HD66760 has the four-color display mode consisting of two-bit-per-pixel data. Since the byte-wise processing of four-pixel display data is enabled, the processing performance is four times that of the normal 256 -color display. When the internal grayscale palette is used, four colors of the possible 4,096 colors can be displayed at the same time. The two-bit display data in the GRAM written from the microcomputer is assigned to the lower two bits of R and G ; one of these bits, always 0 , synthesizes the three-bit data. Therefore, this display mode uses $000,001,010,011$ in grayscale palettes R and G .


Figure 43 Four-color Display Control

## Color Window Cursor Control

A cursor is displayed in the window area specified by the cursor-start position register (CSX or CSY) and cursor-end position register (CEX or CEY). The cursor display mode can be selected from four types in table 34 by changing cursor-mode bit (CM1-0).

The eight-color cursor display can be selected by the cursor-color bit (CR, CG, or CB ) and displays red, blue, green, white, black or a combined color. However, the grayscale of the cursor color cannot be controlled.

## Table 34 Cursor Display Control

| Register Setting |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| C | CM1 | CM0 | Cursor Display Control |
| 0 | $*$ | $*$ | Displays no cursor. |



Figure 44 Color-cursor Display

## Oscillation Circuit

The HD66760 can oscillate between the OSC1 and OSC2 pins using an internal R-C oscillator with an external oscillation resistor. Note that in R-C oscillation, the oscillation frequency is changed according to the external resistance value, wiring length, or operating power-supply voltage. If Rf is increased or power supply voltage is decrease, the oscillation frequency decreases. For the relationship between Rf resistor value and oscillation frequency, see the Electric Characteristics Notes section.


Figure 45 Oscillation Circuits
Table 35 Relationship between Liquid Crystal Drive Duty Ratio and Frame Frequency

| LCD Duty | NL4-0 Set Value | Recommended <br> Drive Bias Value | Frame Frequency | One-frame Clock |
| :--- | :--- | :--- | :--- | :--- |
| $1 / 16$ | 01 H | $1 / 5$ | 70 Hz | 2560 |
| $1 / 24$ | 02 H | $1 / 6$ | 70 Hz | 2560 |
| $1 / 32$ | 03 H | $1 / 6$ | 70 Hz | 2568 |
| $1 / 40$ | 04 H | $1 / 7$ | 70 Hz | 2560 |
| $1 / 48$ | 05 H | $1 / 8$ | 71 Hz | 2544 |
| $1 / 56$ | 06 H | $1 / 8$ | 70 Hz | 2576 |
| $1 / 64$ | 07 H | $1 / 9$ | 70 Hz | 2560 |
| $1 / 72$ | 08 H | $1 / 9.5$ | 71 Hz | 2520 |
| $1 / 80$ | 09 H | $1 / 10$ | 70 Hz | 2560 |

Note: The frame frequency above is for $180-\mathrm{kHz}$ operation and proportions the oscillation frequency (fosc).

## HD66760



Figure 46 LCD Drive Output Waveform (B-pattern AC Drive with 1/80 Multiplexing Duty Ratio)

## n-raster-row Reversed AC Drive

The HD66760 supports not only the LCD reversed AC drive in a one-frame unit (B-pattern waveform) but also the n-raster-row reversed AC drive which alternates in an n-raster-row unit from one to 32 raster-rows (C-pattern waveform). When a problem affecting display quality occurs, such as crosstalk at high-duty driving of more than $1 / 64$ duty, the $n$-raster-row reversed AC drive (C-pattern waveform) can improve the quality.

Determine the number of raster-rows $n$ (NW bit set value +1 ) for alternating after confirmation of the display quality with the actual LCD panel. However, if the number of AC raster-rows is reduced, the LCD alternating frequency becomes high. Because of this, the charge or discharge current is increased in the LCD cells.


Figure 47 Example of an AC Signal under n-raster-row Reversed AC Drive

## HD66760

## Liquid-crystal-display Drive-bias Selector

An optimum liquid-crystal-display bias value can be selected using the BS2-0 bits, according to the liquid crystal drive duty ratio setting (NL3-0 bits). The liquid-crystal-display drive duty ratio and bias value can be displayed while switching software applications to match the LCD panel display status. The optimum bias value calculated using the following expression is a logical optimum value. Driving by using a lower value than the optimum bias value provides lower logical contrast and lower liquid-crystal-display voltage (the potential difference between V1 and GND), which results in better image quality. When the liquid-crystaldisplay voltage is insufficient even if a six-times step-up circuit is used, when the step-up driving ability is lowered by setting a high factor for the step-up circuit, or when the output voltage is lowered because the battery life has been reached, the display can be made easier to see by lowering the liquid-crystal-display bias.

The liquid crystal display can be adjusted by using the contrast adjustment register (CT6-0 bits) and selecting the step-up output level (BT1/0 bits).

$$
\text { Optimum bias value for } 1 / \mathrm{N} \text { duty ratio drive voltage }=\frac{1}{\sqrt{N}+1}
$$

Table 36 Optimum Drive Bias Values

| LCD drive duty ratio | $1 / 80$ | $1 / 72$ | $1 / 64$ | $1 / 56$ | $1 / 48$ | $1 / 40$ | $1 / 32$ | $1 / 24$ | $1 / 16$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| (NL3-0 set value) | 1001 | 1000 | 0111 | 0110 | 0101 | 0100 | 0011 | 0010 | 0001 |
| Optimum drive bias value | $1 / 10$ | $1 / 9$ | $1 / 9$ | $1 / 8$ | $1 / 8$ | $1 / 7$ | $1 / 6$ | $1 / 6$ | $1 / 5$ |
| (BS2-0 set value) | 001 | 010 | 010 | 011 | 011 | 100 | 101 | 101 | 110 |



Note: R = Reference resistor
Figure 48 Liquid Crystal Display Drive Bias Circuit

## HD66760

## Liquid Crystal Display Voltage Generator

## When External Power Supply and Internal Operational Amplifiers are Used

To supply LCD drive voltage directly from the external power supply without using the internal step-up circuit, circuits should be connected as shown in figure 49. Here, contrast can be adjusted by software through the CT bits of the contrast adjustment register. Minimize the voltage variation since the VLREF input is a reference voltage that determines the LCD drive voltage.

The HD66760 incorporates a voltage-follower operational amplifier for each V1 to V5 to reduce current flowing through the internal bleeder-resistors, which generate different levels of liquid-crystal drive voltages. Thus, potential difference between $\mathrm{V}_{\text {LPS }}$ and V 1 must be 0.1 V or higher, and that between V4 and GND must be 1.4 V or higher. Note that the OPOFF pin must be grounded when using the operational amplifiers. Place a capacitor of about $1 \mu \mathrm{~F}$ (B characteristics) between each internal operational amplifier (V1OUT to V5OUT outputs) and GND and stabilize the output level of the operational amplifier. Adjust the capacitance value of the stabilized capacitor after the LCD panel has been mounted and the screen quality has been confirmed.


Notes: 1. Adjust the capacitance value of the capacitor after the LCD panel has been mounted.
2. Use the capacitors with breakdown voltages equal to or higher than the VLCD (= VLPSGND) voltage for connecting to VLPS and V1OUT through V5OUT. Determine the capacitor breakdown voltages by checking VLCD voltage fluctuation.

Figure 49 External Power Supply Circuit for LCD Drive Voltage Generation

## HD66760

## When an Internal Booster and Internal Operational Amplifiers are Used

To supply LCD drive voltage using the internal VLCD regulator and step-up circuit, an internal booster and internal operational amplifiers should be connected as shown in figure 50 . Keep the power-supply voltage (VLPS) of the operational amplifier higher than the output voltage (V1REF) of the VLCD regulator. Contrast can be adjusted through the CT bits of the contrast control instruction.

The HD66760 incorporates a voltage-follower operational amplifier for each of V1 to V5 to reduce current flowing through the internal bleeder-resistors, which generate different liquid-crystal drive voltages. Thus, potential difference between $\mathrm{V}_{\text {LPs }}$ and V 1 must be 0.1 V or higher, and that between V 4 and GND must be 1.4 V or higher. Note that the OPOFF pin must be grounded when using the operational amplifiers. Place a capacitor of about $1 \mu \mathrm{~F}$ (B characteristics) between each internal operational amplifier (V1OUT to V5OUT outputs) and GND and stabilize the output level of the operational amplifier. Adjust the capacitance value of the stabilized capacitor after the LCD panel has been mounted and the screen quality has been confirmed.


Figure 50 Internal Step-up Circuit for LCD Drive Voltage Generation

## HD66760

Temperature can be compensated either through the CT bits, by controlling the reference input voltage for the VLCD regulator (VREG pin) using a thermistor, or by controlling the reference output voltage of the VLCD regulator (V1REF pin).


Figure 51 Temperature Compensation Circuits (1)


Figure 52 Temperature Compensation Circuits (2)

## Switching the Step-up Factor

Instruction bits (BT1/0 bits) can optionally select the step-up factor of the internal step-up circuit. According to the display status, power consumption can be reduced by changing the LCD drive duty and the LCD drive bias, and by controlling the step-up factor for the minimum requirements. For details, see the Partial-displayon Function section.

According to the maximum step-up factor, external capacitors need to be connected. For example, when the maximum step-up is five times, capacitors between C6+ and C6- or between C5+ and C5- are needed as in the case of the six-times step-up.

Place a capacitor with a breakdown voltage of three times or more the Vci-GND voltage between C6+ and C6- and between C3+ and C3-, a capacitor with a breakdown voltage larger than the Vci-GND voltage between $\mathrm{C} 1+$ and $\mathrm{C} 1-, \mathrm{C} 2+$ and $\mathrm{C} 2-, \mathrm{C} 4+$ and $\mathrm{C} 4-$, and $\mathrm{C} 5+$ and $\mathrm{C} 5-$, and a capacitor with a breakdown voltage of n times or more the Vci-GND voltage to VLOUT (n: step-up factor) (see figure 53).

Note: Determine the capacitor breakdown voltages by checking Vci voltage fluctuation.

## Table 37 VLOUT Output Status

| BT1 | BTO | VLOUT Output Status |
| :--- | :--- | :--- |
| 0 | 0 | Three-times step-up output |
| 0 | 1 | Four-times step-up output |
| 1 | 0 | Five-times step-up output |
| 1 | 1 | Six-times step-up output |

Maximum six-, five-, four-, and three-times step-up


Figure 53 Step-up Circuit Output Factor Switching

## Example of Power-supply Voltage Generator for More Than Seven-times Step-up Output

The HD66760 incorporates a step-up circuit for up to six-times step-up. However, the LCD drive voltage (VLCD) will not be enough for six-times step-up from Vcc when the power-supply voltage of Vcc is low or when the LCD drive voltage is high for the high-contrast LCD display. In this case, the reference voltage (Vci) for step-up can be set higher than the power-supply voltage of Vcc.

Set the Vci input voltage for the step-up circuit to 3.6 V or less within the range of Vcc +1.0 V . Control the Vci voltage so that the step-up output voltage (VLOUT) should be less than the absolute maximum ratings (16.5 V).


Figure 54 Usage Example of Step-up Circuit at Vci > Vcc

## HD66760

## Restrictions on the 1st/2nd Screen Driving Position Register Settings

The following restrictions must be satisfied when setting the start line (SS16-10) and end line (SE16-10) of the 1st screen driving position register (R14h) and the start line (SS26-20) and end line (SE26-20) of the 2nd screen driving position register ( R 15 h ) for the HD66760. Note that incorrect display may occur if the restrictions are not satisfied.

Table 38 Restrictions on the 1st/2nd Screen Driving Position Register Settings

|  | 1st Screen Driving (STP = 0) | 2nd Screen Driving (STP = 1) |
| :---: | :---: | :---: |
| Register setting | SS16-10 $\leq$ SE16-0 54 FH | $\begin{aligned} & \text { SS16-10 } \leq \text { SE16-10 < SS26-20 } \\ & \leq \text { SE26-20 } \leq 4 \text { FH } \end{aligned}$ |
| Display operation | - Time-sharing driving for COM pins <br> (SS1+1) to (SE1+1) <br> - Non-selection level driving for others | - Time-sharing driving for COM pins (SS1+1) to (SE1+1) and (SS2+1) to (SE2+1) <br> - Non-selection level driving for others |

[^0]
## Sleep Mode

Setting the sleep mode bit (SLP) to 1 puts the HD66760 in the sleep mode, where the device stops all internal display operations, thus reducing current consumption. Specifically, LCD operation is completely halted. Here, all the SEG (SEG1 to SEG312) and COM (COM1 to COM80) pins output the GND level, resulting in no display. If the AP1-0 bits in the power control register are set to 00 in the sleep mode, the LCD drive power supply can be turned off, reducing the total current consumption of the LCD module.

Table 39 Comparison of Sleep Mode and Standby Mode

| Function | Sleep Mode (SLP = 1) | Standby Mode (STB = 1) |
| :--- | :--- | :--- |
| LCD control | Turned off | Turned off |
| R-C oscillation circuit | Operates normally | Operation stopped |

## HD66760

## Standby Mode

Setting the standby mode bit (STB) to 1 puts the HD66760 in the standby mode, where the device stops completely, halting all internal operations including the R-C oscillation circuit, thus further reducing current consumption compared to that in the sleep mode. Specifically, all the SEG (SEG1 to SEG312) and COM (COM1 to COM80) pins for the time-sharing drive output the GND level, resulting in no display. If the AP10 bits are set to 00 in the standby mode, the LCD drive power supply can be turned off.

During the standby mode, no instructions can be accepted other than the start-oscillation instruction. To cancel the standby mode, issue the start-oscillation instruction to stabilize R-C oscillation before setting the STB bit to 0 .


Figure 55 Procedure for Setting and Canceling Standby Mode

## Power-on/off Sequence

To prevent pulse lighting of LCD screens at power-on/off, the power-on/off sequence is activated as shown below. However, since the sequence depends on LCD materials to be used, confirm the conditions by using your own system.

## Power-on Sequence



Figure 56 Power-on Sequence


Note: R-C oscillation starts by power-on and input reset.
The standby mode is cleared by input reset.
Figure 57 Power-on Timing

## Power-off Sequence



Figure 58 Power-off Sequence


Note: When hardware reset is input during the power-off period, the $D$ bit is cleared to 0 and SEG/COM output is forcibly lowered to the GND level.

Figure 59 Power-off Timing

## HD66760

Absolute Maximum Ratings

| Item | Symbol | Unit | Value | Notes $^{*}$ |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | V | -0.3 to +4.6 | 1,2 |
| Power supply voltage (2) | $\mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}$ | V | -0.3 to +16.5 | 1,3 |
| Input voltage | Vt | V | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | 1 |
| Operating temperature | Topr | ${ }^{\circ} \mathrm{C}$ | -40 to +85 | 1,4 |
| Storage temperature | Tstg | ${ }^{\circ} \mathrm{C}$ | -55 to +110 | 1,5 |

Notes: 1. If the LSI is used above these absolute maximum ratings, it may become permanently damaged. Using the LSI within the following electrical characteristics limits is strongly recommended for normal operation. If these electrical characteristic conditions are also exceeded, the LSI will malfunction and cause poor reliability.
2. $V_{\mathrm{CC}} \geq \mathrm{GND}$ must be maintained.
3. $V_{\text {LCD }} \geq G N D$ must be maintained.
4. For die and wafer products, specified up to $85^{\circ} \mathrm{C}$.
5. This temperature specifications apply to the TCP package.

DC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathbf{2 . 2}$ to 3.6 V, $\mathbf{T a}=\mathbf{- 4 0}$ to $+\mathbf{8 5}{ }^{\circ} \mathrm{C}^{* 1}$ )

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \mathrm{~V}_{\mathrm{cc}}$ | - | $\mathrm{V}_{\mathrm{cc}}$ | V | $\mathrm{V}_{\text {CC }}=2.2$ to 3.6 V | 2, 3 |
| Input low voltage (1) (Except I ${ }^{2} \mathrm{C}$ bus I/F pins) | $\mathrm{V}_{\mathrm{IL} 1}$ | -0.3 | - | $0.15 \mathrm{~V}_{\text {cc }}$ | V | $\mathrm{V}_{\text {CC }}=2.2$ to 3.6 V | 2, 3 |
| Input low voltage (2) (SDA and SCL : $I^{2} \mathrm{C}$ bus interface pins) | $\mathrm{V}_{\mathrm{HL} 2}$ | -0.3 | - | $0.3 \mathrm{~V}_{\text {cc }}$ | V | $\mathrm{V}_{\text {CC }}=2.2$ to 3.6 V | 2, 3 |
| Output high voltage (1) (DB0-15 pins, SDA : Clock synchronized serial I/F) | $\mathrm{V}_{\mathrm{OH} 1}$ | $0.75 \mathrm{~V}_{\text {cc }}$ | - | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.1 \mathrm{~mA}$ | 2 |
| Output low voltage (1) (DB0-15 pins) | $\mathrm{V}_{\text {OL1 }}$ | - | - | $0.2 \mathrm{~V}_{\text {cc }}$ | V | $\begin{aligned} & \mathrm{V}_{\mathrm{cC}}=2.2 \text { to } 2.4 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{oL}}=0.1 \mathrm{~mA} \end{aligned}$ | 2 |
|  |  | - | - | $0.15 \mathrm{~V}_{\text {cc }}$ | V | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=2.4 \text { to } 3.6 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=0.1 \mathrm{~mA} \end{aligned}$ | 2 |
| Output low voltage (2) (SDA : $I^{2} \mathrm{C}$ bus I/F) | $\mathrm{V}_{\text {OL2 }}$ | - | - | $0.2 \mathrm{~V}_{\text {cc }}$ | V | $\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ | 2 |
| Output low voltage (3) (SDA : $I^{2} \mathrm{C}$ bus I/F) | $\mathrm{V}_{\text {OL3 }}$ | - | - | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | 2 |
| Driver ON resistance (COM pins) | $\mathrm{R}_{\text {сом }}$ | - | 3 | 10 | k $\Omega$ | $\begin{aligned} & \pm \mathrm{Id}=0.05 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{LCD}}=10 \mathrm{~V} \end{aligned}$ | 4 |
| Driver ON resistance (SEG pins) | $\mathrm{R}_{\text {SEG }}$ | - | 3 | 10 | k $\Omega$ | $\begin{aligned} & \pm \mathrm{Id}=0.05 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{LCD}}=10 \mathrm{~V} \end{aligned}$ | 4 |
| I/O leakage current | $\mathrm{I}_{\mathrm{L}}$ | -1 | - | 1 | $\mu \mathrm{A}$ | $\mathrm{Vin}=0$ to $\mathrm{V}_{\mathrm{cc}}$ | 5 |
| Current consumption during normal operation ( $\mathrm{V}_{\mathrm{cc}}$ - GND) | $\mathrm{I}_{\text {OP }}$ | - | 130 | 180 | $\mu \mathrm{A}$ | CR oscillation, $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=3.0 \mathrm{~V}, \\ & \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{osc}}=180 \mathrm{kHz} \end{aligned}$ <br> (1/80 duty), display all 1 | 6, 7 |
| Current consumption during standby mode $\left(\mathrm{V}_{\mathrm{cc}}-\mathrm{GND}\right)$ | $\mathrm{I}_{\text {ST }}$ | - | 0.2 | 5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ | 6, 7 |
| LCD drive power supply current ( $\mathrm{V}_{\text {LPS }}$ - GND) | $I_{\text {LCD }}$ | - | 27 | 60 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{cC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{LCD}}=15 \mathrm{~V},$ <br> 1/10 bias, <br> CR oscillation, $\mathrm{f}_{\text {osc }}=180$ <br> kHz ( $1 / 80$ duty), AP1-0 = " 01 ", $\mathrm{Ta}=25^{\circ} \mathrm{C}$, display all 1 | 7 |

[^1]
## HD66760

DC Characteristics (cont) ( $\mathrm{V}_{\mathrm{CC}}=\mathbf{2 . 2}$ to $\mathbf{3 . 6} \mathrm{V}, \mathrm{Ta}=\mathbf{- 4 0}$ to $+85^{\circ} \mathrm{C}^{* 1}$ )

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LCD drive voltage ( $\mathrm{V}_{\text {LPS }}$ - GND) | $\mathrm{V}_{\text {LCD }}$ | 5.0 | - | 15.5 | V |  | 8 |
| VREG input voltage (VREG pin) | $V_{\text {REG }}$ | - | 1.3 | 2.5 | V | VREG external input (PS1-0 = "10"), $\mathrm{Ta}=25^{\circ} \mathrm{C}$ |  |
| V1REF output voltage (V1REF pin) | $\mathrm{V}_{\text {1REF }}$ | - | 13.0 | - | V | $\begin{aligned} & \text { VREG }=1.3 \mathrm{~V}, \mathrm{Ta}= \\ & 25^{\circ} \mathrm{C}, 10 \text { times } \mathrm{VREG} \\ & \text { (VR2-0 }=110 " \text { ) } \\ & \text { V1REF } \leq \text { VLPS }-0.5 \mathrm{~V} \end{aligned}$ |  |
| LCD output voltage range (1) | $\begin{aligned} & V_{\text {1OUT }} \\ & V_{\text {2OUT }} \\ & V_{\text {2OUT }} \end{aligned}$ | $\begin{aligned} & \text { VLPS/2 } \\ & -0.5 \end{aligned}$ | - | $\begin{aligned} & \text { VLPS - } \\ & 0.5 \mathrm{~V} \end{aligned}$ | V |  |  |
| LCD output voltage range (2) | $\begin{aligned} & V_{\text {4OUT }} \\ & V_{\text {5OUT }} \end{aligned}$ | 0.5 | - | VLPS/2 | V |  |  |

## Step-up Circuit Characteristics

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Three-times step-up output voltage (VLOUT pin) | $\mathrm{V}_{\text {UP3 }}$ | 7.6 | 7.9 | 8.1 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=\mathrm{Vci}=2.7 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=30 \mu \mathrm{~A}, \mathrm{C}=1 \mu \mathrm{~F}, \\ & \mathrm{f}_{\mathrm{osc}}=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 |
| Four-times step up output voltage (VLOUT pin) | $\mathrm{V}_{\text {UP4 }}$ | 10.3 | 10.6 | 10.8 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=\mathrm{Vci}=2.7 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=30 \mu \mathrm{~A}, \mathrm{C}=1 \mu \mathrm{~F}, \\ & \mathrm{f}_{\mathrm{osc}}=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 |
| Five-times stepup output voltage (VLOUT pin) | $\mathrm{V}_{\text {UP5 }}$ | 13.0 | 13.3 | 13.5 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}}=\mathrm{Vci}=2.7 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=30 \mu \mathrm{~A}, \mathrm{C}=1 \mu \mathrm{~F}, \\ & \mathrm{f}_{\mathrm{osc}}=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 |
| Six-times stepup output voltage (VLOUT pin) | $\mathrm{V}_{\text {UP6 }}$ | 14.2 | 14.7 | 15.0 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Vci}=2.5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=30 \mu \mathrm{~A}, \mathrm{C}=1 \mu \mathrm{~F}, \\ & \mathrm{f}_{\mathrm{osc}}=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 |
| Use range of step-up output voltages | $\begin{aligned} & \mathrm{V}_{\text {UP3 }} \\ & \mathrm{V}_{\text {Up4 }} \\ & \mathrm{V}_{\text {Up5 }} \\ & \mathrm{V}_{\text {UP6 }} \end{aligned}$ | $\mathrm{V}_{\text {cc }}$ | - | 15.5 | V | For three- to six-times step-up | 11 |

Note: For the numbered notes, refer to the Electrical Characteristics Notes section following these tables.

AC Characteristics $\left(V_{C C}=2.2\right.$ to $3.6 \mathrm{~V}, \mathrm{Ta}=\mathbf{- 4 0}$ to $\left.+85^{\circ} \mathrm{C}^{* 1}\right)$

Clock Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathbf{2 . 2}$ to 3.6 V)

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| External clock <br> frequency | fcp | 120 | 180 | 240 | kHz |  | 9 |
| External clock duty <br> ratio | Duty | 45 | 50 | 55 | $\%$ |  | 9 |
| External clock rise <br> time | trcp | - | - | 0.2 | $\mu \mathrm{~s}$ |  | 9 |
| External clock fall <br> time | tfcp | - | - | 0.2 | $\mu \mathrm{~s}$ |  | 9 |
| R-C oscillation clock | $\mathrm{f}_{\text {osc }}$ | 144 | 180 | 216 | kHz | $\mathrm{Rf}=200 \mathrm{k} \Omega$, <br> $\mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$ | 10 |

Note: For the numbered notes, refer to the Electrical Characteristics Notes section following these tables.

## HD66760

68-system Bus Interface Timing Characteristics
$(\mathrm{Vcc}=2.2$ to 2.4 V$)$

| Item |  | Symbo | Min | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable cycle time | Write | $\mathrm{t}_{\text {CYCE }}$ | 600 | - | - | ns | Figure 67 |
|  | Read | $\mathrm{t}_{\text {CYCE }}$ | 800 | - | - |  |  |
| Enable high-level pulse width | Write | $\mathrm{PW}_{\text {EH }}$ | 120 | - | - | ns | Figure 67 |
|  | Read | $\mathrm{PW}_{\text {EH }}$ | 350 | - | - |  |  |
| Enable low-level pulse width | Write | $\mathrm{PW}_{\mathrm{EL}}$ | 300 | - | - | ns | Figure 67 |
|  | Read | $\mathrm{PW}_{\mathrm{EL}}$ | 400 | - | - |  |  |
| Enable rise/fall time |  | $\mathrm{t}_{\mathrm{E},} \mathrm{t}_{\mathrm{Et}}$ | - | - | 25 | ns | Figure 67 |
| Setup time (RS, R/W to E, CS*) |  | $t_{\text {ASE }}$ | 10 | - | - | ns | Figure 67 |
| Address hold time |  | $t_{\text {AHE }}$ | 20 | - | - | ns | Figure 67 |
| Write data setup time |  | $\mathrm{t}_{\text {dswe }}$ | 60 | - | - | ns | Figure 67 |
| Write data hold time |  | $\mathrm{t}_{\text {HE }}$ | 20 | - | - | ns | Figure 67 |
| Read data delay time |  | $\mathrm{t}_{\text {DDRE }}$ | - | - | 300 | ns | Figure 67 |
| Read data hold time |  | $\mathrm{t}_{\text {DHRE }}$ | 5 | - | - | ns | Figure 67 |

$(\mathrm{Vcc}=2.4$ to 3.6 V$)$

| Item | Symbol |  | Min | Typ | Max |  | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable cycle time | Write | $\mathrm{t}_{\text {CYCE }}$ | 300 | - | - | ns | Figure 67 |
|  | Read | $\mathrm{t}_{\text {CYCE }}$ | 500 | - | - |  |  |
| Enable high-level pulse width | Write | $\mathrm{PW}_{\text {EH }}$ | 70 | - | - | ns | Figure 67 |
|  | Read | $\mathrm{PW}_{\text {EH }}$ | 250 | - | - |  |  |
| Enable low-level pulse width | Write | $\mathrm{PW}_{\text {EL }}$ | 100 | - | - | ns | Figure 67 |
|  | Read | $\mathrm{PW}_{\mathrm{EL}}$ | 200 | - | - |  |  |
| Enable rise/fall time |  | $\mathrm{t}_{\mathrm{Er},} \mathrm{t}_{\mathrm{Ef}}$ | - | - | 25 | ns | Figure 67 |
| Setup time (RS, R/W to E, CS*) |  | $\mathrm{t}_{\text {ASE }}$ | 10 | - | - | ns | Figure 67 |
| Address hold time |  | $\mathrm{t}_{\text {AHE }}$ | 5 | - | - | ns | Figure 67 |
| Write data setup time |  | $\mathrm{t}_{\text {DSWE }}$ | 60 | - | - | ns | Figure 67 |
| Write data hold time |  | $\mathrm{t}_{\text {HE }}$ | 15 | - | - | ns | Figure 67 |
| Read data delay time |  | $\mathrm{t}_{\text {DDRE }}$ | - | - | 200 | ns | Figure 67 |
| Read data hold time |  | $\mathrm{t}_{\text {DHRE }}$ | 5 | - | - | ns | Figure 67 |

## 80-system Bus Interface Timing Characteristics

$(\mathrm{Vcc}=2.2$ to 2.4 V$)$

| Item | Symbol Min | Typ | Max | Unit | Test Condition |  |
| :--- | :---: | :---: | :--- | :--- | :--- | :--- |
| Bus cycle time | Write $\mathrm{t}_{\mathrm{CYCW}}$ | 600 | - | - | ns | Figure 68 |
|  | Read $\mathrm{t}_{\mathrm{CYCR}}$ | 800 | - | - | ns | Figure 68 |
| Write low-level pulse width | $\mathrm{PW}_{\mathrm{LW}}$ | 120 | - | - | ns | Figure 68 |
| Read low-level pulse width | $\mathrm{PW}_{\mathrm{LR}}$ | 350 | - | - | ns | Figure 68 |
| Write high-level pulse width | $\mathrm{PW}_{\mathrm{HW}}$ | 300 | - | - | ns | Figure 68 |
| Read high-level pulse width | $\mathrm{PW}_{\mathrm{HR}}$ | 400 | - | - | ns | Figure 68 |
| Write/Read rise/fall time | $\mathrm{t}_{\mathrm{WRr}}$, WR | - | - | 25 | ns | Figure 68 |
| Setup time (RS to $\mathrm{CS}^{*}, \mathrm{WR}^{*}, \mathrm{RD}^{*}$ ) | $\mathrm{t}_{\mathrm{AS}}$ | 10 | - | - | ns | Figure 68 |
| Address hold time | $\mathrm{t}_{\mathrm{AH}}$ | 20 | - | - | ns | Figure 68 |
| Write data setup time | $\mathrm{t}_{\mathrm{DSW}}$ | 60 | - | - | ns | Figure 68 |
| Write data hold time | $\mathrm{t}_{\mathrm{HWR}}$ | 20 | - | - | ns | Figure 68 |
| Read data delay time | $\mathrm{t}_{\mathrm{DDR}}$ | - | - | 300 | ns | Figure 68 |
| Read data hold time | $\mathrm{t}_{\mathrm{DHR}}$ | 5 | - | - | ns | Figure 68 |

$(\mathrm{Vcc}=2.4$ to 3.6 V$)$

| Item | Symbol Min | Typ | Max | Unit | Test Condition |  |
| :--- | :---: | :--- | :--- | :--- | :--- | :--- |
| Bus cycle time | Write $\mathrm{t}_{\mathrm{CYCW}}$ | 300 | - | - | ns | Figure 68 |
|  | Read $\mathrm{t}_{\mathrm{CYCR}}$ | 500 | - | - | ns | Figure 68 |
|  | $\mathrm{PW}_{\mathrm{LW}}$ | 70 | - | - | ns | Figure 68 |
| Read low-level pulse width | $\mathrm{PW}_{\mathrm{LR}}$ | 250 | - | - | ns | Figure 68 |
| Write high-level pulse width | $\mathrm{PW}_{\mathrm{HW}}$ | 100 | - | - | ns | Figure 68 |
| Read high-level pulse width | $\mathrm{PW}_{\mathrm{HR}}$ | 200 | - | - | ns | Figure 68 |
| Write/Read rise/fall time | $\mathrm{t}_{\mathrm{WRr}, \mathrm{WRf}}$ | - | - | 25 | ns | Figure 68 |
| Setup time (RS to $\left.\mathrm{CS}^{*}, \mathrm{WR}^{*}, \mathrm{RD}^{*}\right)$ | $\mathrm{t}_{\mathrm{AS}}$ | 10 | - | - | ns | Figure 68 |
| Address hold time | $\mathrm{t}_{\mathrm{AH}}$ | 5 | - | - | ns | Figure 68 |
| Write data setup time | $\mathrm{t}_{\mathrm{DSW}}$ | 60 | - | - | ns | Figure 68 |
| Write data hold time | $\mathrm{t}_{\mathrm{HWR}}$ | 15 | - | - | ns | Figure 68 |
| Read data delay time | $\mathrm{t}_{\mathrm{DDR}}$ | - | - | 200 | ns | Figure 68 |
| Read data hold time | $\mathrm{t}_{\mathrm{DHR}}$ | 5 | - | - | ns | Figure 68 |

## HD66760

Clock Synchronized Serial Interface Timing Characteristics
( $\mathrm{Vcc}=2.2$ to 3.6 V )

| Item | Symbol | Min | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Serial clock cycle time | $\mathrm{t}_{\text {scyc }}$ | 142 | - | - | ns | Figure 70 |
|  |  | 330 | - | - | ns | Figure 71 |
| Serial clock high-level pulse width | $\mathrm{t}_{\text {SCH }}$ | 50 | - | - | ns | Figure 70 |
|  |  | 130 | - | - | ns | Figure 71 |
| Serial clock low-level pulse width | $\mathrm{t}_{\text {scl }}$ | 50 | - | - | ns | Figure 70 |
|  |  | 130 | - | - | ns | Figure 71 |
| Serial clock rise/fall time | $\mathrm{t}_{\text {scr }}, \mathrm{t}_{\text {scf }}$ | - | - | 25 | ns | Figure 70, 71 |
| CS* Setup time | $\mathrm{t}_{\text {csu }}$ | 20 | - | - | ns | Figure 70 |
|  |  | 60 | - | - | ns | Figure 71 |
| CS* hold time | $\mathrm{t}_{\mathrm{CH}}$ | 100 | - | - | ns | Figure 70 |
|  |  | 60 | - | - | ns | Figure 71 |
| Serial input data setup time | $\mathrm{t}_{\text {sisu }}$ | 40 | - | - | ns | Figure 70 |
| Serial input data hold time | $\mathrm{t}_{\text {SIH }}$ | 40 | - | - | ns | Figure 70 |
| Serial output data delay time | $\mathrm{t}_{\text {sod }}$ | - | - | 130 | ns | Figure 71 |
| Serial output data hold time | $\mathrm{t}_{\text {SOH }}$ | 0 | - | - | ns | Figure 71 |

## I2C Bus Interface Timing Characteristics

$(\mathrm{Vcc}=2.2$ to 3.6 V$)$

| Item | Symbol Min | Typ | Max | Unit | Test Condition |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| SCL clock frequency | $\mathrm{f}_{\mathrm{scL}}$ | 0 | - | 1300 | kHz | Figure 72 |
| SCL clock high-level pulse width | $\mathrm{t}_{\mathrm{sCLH}}$ | 120 | - | - | ns | Figure 72 |
| SCL clock low-level pulse width | $\mathrm{t}_{\mathrm{SCLL}}$ | 240 | - | - | ns | Figure 72 |
| SCL/SDA rise time | $\mathrm{t}_{\mathrm{Sr}}$ | 10 | - | 160 | ns | Figure 72 |
| SCL/SDA fall time | $\mathrm{t}_{\mathrm{St}}$ | 10 | - | 70 | ns | Figure 72 |
| Bus free time | $\mathrm{t}_{\text {BUF }}$ | 240 | - | - | ns | Figure 72 |
| Start condition hold time | $\mathrm{t}_{\text {STAH }}$ | 320 | - | - | ns | Figure 72 |
| Setup time for a repeated START <br> condition | $\mathrm{t}_{\text {STAS }}$ | 320 | - | - | ns | Figure 72 |
| Setup time for STOP condition | $\mathrm{t}_{\mathrm{STOS}}$ | 320 | - | - | ns | Figure 72 |
| SDA data setup time | $\mathrm{t}_{\mathrm{sDAS}}$ | 40 | - | - | ns | Figure 72 |
| SDA data hold time | $\mathrm{t}_{\text {SDAH }}$ | 0 | - | - | ns | Figure 72 |
| SCL/SDA spike pulse width | $\mathrm{t}_{\mathrm{SP}}$ | 0 | - | 10 | ns | Figure 72 |

Reset Timing Characteristics ( $\mathrm{V}_{\mathrm{CC}}=2.2$ to 3.6 V)

| Item | Symbol | Min | Typ | Max | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Reset low-level width | $\mathrm{t}_{\text {RES }}$ | 200 | - | - | $\mu \mathrm{s}$ | Figure 69 |

## HD66760

## Electrical Characteristics Notes

1. For bare die and wafer products, specified up to $85^{\circ} \mathrm{C}$.
2. The following three circuits are I/O pin configurations (figure 60).

Pins: RESET*, CS*, E/WR/SCL, RS, OSC1, Pin: OSC2 OPOFF, IM2-0, TEST, VSW1, VSW2


Figure 60 I/O Pin Configuration
3. The TEST, VSW1, and VSW2 pins must be grounded and the IM2-0 and OPOFF pins must be grounded or connected to Vcc.
4. Applies to the resistor value (RCOM) between power supply pins V1OUT, V2OUT, V5OUT, GND and common signal pins, and resistor value (RSEG) between power supply pins V1OUT, V3OUT, V4OUT, GND and segment signal pins.
5. This excludes the current flowing through output drive MOSs.
6. This excludes the current flowing through the input/output units. The input level must be fixed high or low because through current increases if the CMOS input is left floating. Even if the CS pin is low or high when an access with the interface pin is not performed, current consumption does not change.
7. The following shows the relationship between the operation frequency (fosc) and current consumption (Icc) (figure 61).


Figure 61 Relationship between the Operation Frequency and Current Consumption
8. Each COM and SEG output voltage is within $\AA\} 0.15$ V of the LCD voltage (Vcc, V1, V2, V3, V4, V5) when there is no load.
9. Applies to the external clock input (figure 62).


Figure 62 External Clock Supply

## HD66760

10. Applies to the internal oscillator operations using external oscillation resistor Rf (figure 63 and table 40).


Figure 63 Internal Oscillation
Table 40 External Resistance Value and R-C Oscillation Frequency (Referential Data)

| External | R-C Oscillation Frequency: fosc (kHz) |  |  |
| :---: | :---: | :---: | :---: |
| Resistance (Rf) | Vcc = 2.2 V | Vcc = 3.0 V | Vcc = 3.6 V |
| $91 \mathrm{k} \Omega$ | 283 | 337 | 359 |
| $110 \mathrm{k} \Omega$ | 243 | 287 | 304 |
| $130 \mathrm{k} \Omega$ | 212 | 249 | 263 |
| $160 \mathrm{k} \Omega$ | 180 | 209 | 220 |
| $200 \mathrm{k} \Omega$ | 151 | 173 | 181 |
| $240 \mathrm{k} \Omega$ | 131 | 148 | 155 |
| $330 \mathrm{k} \Omega$ | 101 | 113 | 117 |
| $470 \mathrm{k} \Omega$ | 76 | 84 | 86 |

11. The step-up characteristics test circuit is shown in figure 64.


Figure 64 Step-up Characteristics Test Circuit

## Referential data

$$
\begin{aligned}
& \text { VUP3 }=\text { VLCD }- \text { GND ( } \times 3 \text { times boost), VUP4 }=\text { VLCD }- \text { GND ( } \times 4 \text { times boost }) \\
& \text { VUP5 }=\text { VLCD }- \text { GND ( } \times 5 \text { times boost), VUP6 }=\text { VLCD }- \text { GND ( } \times 6 \text { times boost })
\end{aligned}
$$

(i) Relation between the obtained voltage and input voltage


Figure 65 Step-up
(ii) Relation between the obtained voltage and temperature

$\mathrm{Vci}=2.7 \mathrm{~V}, \mathrm{fosc}=180 \mathrm{kHz}, \mathrm{lo}=30 \mu \mathrm{~A}, \mathrm{DC} 1 / 0=11$

$\mathrm{Vci}=2.7 \mathrm{~V}$, fosc $=180 \mathrm{kHz}, \mathrm{lo}=30 \mu \mathrm{~A}, \mathrm{DC} 1 / 0=11$

$\mathrm{Vci}=2.7 \mathrm{~V}$, fosc $=180 \mathrm{kHz}, \mathrm{lo}=30 \mu \mathrm{~A}, \mathrm{DC} 1 / 0=11$


Figure 65 Step-up (cont)
(iii) Relation between the obtained voltage and capacity

$\mathrm{Vci}=2.7 \mathrm{~V}, \mathrm{fosc}=180 \mathrm{kHz}, \mathrm{lo}=30 \mu \mathrm{~A}, \mathrm{DC} 1 / 0=11$

$\mathrm{Vci}=2.7 \mathrm{~V}$, fosc $=180 \mathrm{kHz}, \mathrm{lo}=30 \mu \mathrm{~A}, \mathrm{DC} 1 / 0=11$


Figure 65 Step-up (cont)
(iv) Relation between the obtained voltage and current

$\mathrm{Vci}=2.7 \mathrm{~V}, \mathrm{fosc}=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{DC} 1 / 0=11$
$\mathrm{Vci}=2.7 \mathrm{~V}$, fosc $=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{DC} 1 / 0=11$

$\mathrm{Vci}=2.7 \mathrm{~V}$, fosc $=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{DC} 1 / 0=11$

$\mathrm{Vci}=2.5 \mathrm{~V}$, fosc $=180 \mathrm{kHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{DC} 1 / 0=11$

Figure 65 Step-up (cont)

## Load Circuits

## AC Characteristics Test Load Circuits

Data bus: DB15 to DB0, SDA


Figure 66 Load Circuit

## Timing Characteristics

## 68-system Bus Operation



Note: 1. PWEH is specified in the overlapped period when CS* is low and $E$ is high.
2. Parallel data transfer is enabled on the DB15-8 pins when the 8 -bit bus interface is used. Fix tje DB7-0 pins to Vcc or GND.

Figure 67 68-system Bus Timing

## HD66760

## 80-system Bus Operation



Note: 1. PWLW and PWLR are specified in the overlapped period when CS* is low and WR* or RD* is low.
2. Parallel data transfer is enabled on the DB15-8 pins when the 8 -bit bus interface is used.

Fix tje DB7-0 pins to Vcc or GND.
Figure 68 80-system Bus Timing

## Reset Operation



Figure 69 Reset Timing

## Clock Synchronized Serial Interface Operation



Figure 70 Clock Synchronized Serial Interface Input Timing


Figure 71 Clock Synchronized Serial Interface Output Timing

## HD66760

## I2C Bus Interface Operation



Figure 72 I2C Bus Interface Timing

## Cautions

1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
5. This product is not designed to be radiation resistant.
6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

## HITACHI

Hitachi, Ltd.
Semiconductor \& Integrated Circuits
Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
Tel: (03) 3270-2111 Fax: (03) 3270-5109
URL http://www.hitachisemiconductor.com/

## For further information write to:

| Hitachi Semiconductor (America) Inc. | Hitachi Europe Ltd. Electronic Components Group | Hitachi Asia Ltd. Hitachi Tower | Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) |
| :---: | :---: | :---: | :---: |
| 179 East Tasman Drive | Whitebrook Park | 16 Collyer Quay \#20-00 | 7/F., North Tower |
| San Jose, CA 95134 | Lower Cookham Road | Singapore 049318 | World Finance Centre, |
| Tel: <1> (408) 433-1990 | Maidenhead | Tel : <65>-538-6533/538-8577 | Harbour City, Canton Road |
| Fax: <1>(408) 433-0223 | Berkshire SL6 8YA, United Kingdom | Fax : <65>-538-6933/538-3877 | Tsim Sha Tsui, Kowloon Hong Kong |
|  | Tel: <44> (1628) 585000 | URL : http://semiconductor.hitachi.com.sg | Tel:<852>-(2)-735-9218 |
|  | Fax:<44> (1628) 585200 | Hitachi Asia Ltd. | Fax : <852>-(2)-730-0281 |
|  | Hitachi Europe GmbH | (Taipei Branch Office) | URL : http://semiconductor.hitachi.com.hk |
|  | Electronic Components Group | 4/F, No. 167, Tun Hwa North Road |  |
|  | Dornacher Straße 3 | Hung-Kuo Building |  |
|  | D-85622 Feldkirchen | Taipei (105), Taiwan |  |
|  | Postfach 201,D-85619 Feldkirchen | Tel : <886>-(2)-2718-3666 |  |
|  | Germany | Fax : <886>-(2)-2718-8180 |  |
|  | Tel: <49> (89) 9 9180-0 | Telex : 23222 HAS-TP |  |
|  | Fax: <49> (89) 9293000 | URL : http://www.hitachi.com.tw |  |

Colophon 5.0


[^0]:    Notes: 1. When the total line count in screen division driving settings is less than the duty setting, nonselection level driving is performed without the screen division driving setting range.
    2. When the total line count in screen division driving settings is larger than the duty setting, the start line, the duty-setting line, and the lines between them are displayed and non-selection level driving is performed for other lines.
    3. For the 1st screen driving, the SS26-20 and SE26-20 settings are ignored.

[^1]:    Note: For the numbered notes, refer to the Electrical Characteristics Notes section following these tables.

