# **FUJI Power Supply Control IC**

# FA7703/04

# **Application Note**

June -2002 Fuji Electric Co., Ltd. Matsumoto Factory



## WARNING

- 1. This Data Book contains the product specifications, characteristics, data, materials, and structures as of June 2002. The contents are subject to change without notice for specification changes or other reasons. When using a product listed in this Data Book, be sure to obtain the latest specifications.
- 2. All applications described in this Data Book exemplify the use of Fuji's products for your reference only. No right or license, either express or implied, under any patent, copyright, trade secret or other intellectual property right owned by Fuji Electric Co., Ltd. is (or shall be deemed) granted. Fuji makes no representation or warranty, whether express or implied, relating to the infringement or alleged infringement of other's intellectual property rights, which may arise from the use of the applications, described herein.
- 3. Although Fuji Electric is enhancing product quality and reliability, a small percentage of semiconductor products may become faulty. When using Fuji Electric semiconductor products in your equipment, you are requested to take adequate safety measures to prevent the equipment from causing a physical injury, fire, or other problem if any of the products become faulty. It is recommended to make your design fail-safe, flame retardant, and free of malfunction.
- 4. The products introduced in this Data Book are intended for use in the following electronic and electrical equipment, which has normal reliability requirements.
  - Computers OA equipment Communications equipment (terminal devices)
  - Measurement equipment
    Machine tools
    Audiovisual equipment
    Electrical home appliances
  - Personal equipment Industrial robots etc.
- 5.If you need to use a product in this Data Book for equipment requiring higher reliability than normal, such as for the equipment listed below, it is imperative to contact Fuji Electric to obtain prior approval. When using these products for such equipment, take adequate measures such as a backup system to prevent the equipment from malfunctioning even if a Fuji's product incorporated in the equipment becomes faulty.
  - Transportation equipment (mounted on cars and ships)
    Trunk communications
    - Traffic-signal control equipment
      Gas leakage detectors with an auto-shut-off feature
  - Emergency equipment for responding to disasters and anti-burglary devices Safety devices
- 6. Do not use products in this Data Book for the equipment requiring strict reliability such as (without limitation)
  - Space equipment
    Aeronautic equipment
    Atomic control equipment
  - Submarine repeater equipment
    Medical equipment
- 7. Copyright © 1995 by Fuji Electric Co., Ltd. All rights reserved. No part of this Data Book may be reproduced in any form or by any means without the express permission of Fuji Electric.
- 8. If you have any question about any portion in this Data Book, ask Fuji Electric or its sales agents before using the product. Neither Fuji nor its agents shall be liable for any injury caused by any use of the products not in accordance with instructions set forth herein.



#### CONTENTS

|                                | Page |
|--------------------------------|------|
| 1. Description                 | 4    |
| 2. Features                    | 4    |
| 3. Outline                     | 4    |
| 4. Block diagram               | 5    |
| 5. Selection Guide             | 5    |
| 6. Pin assignment              | 5    |
| 7. Ratings and characteristics | 6    |
| 8. Characteristics curves      | 9    |
| 9. Description of each circuit | 13   |
| 10. Design advice              | 16   |
| 11. Application circuit        | 21   |

#### Note

• Parts tolerance and characteristics are not defined in all application described in this Data book. When design an actual circuit for a product, you must determine parts tolerances and characteristics for safe and stable operation.



### Quality is our message

#### Description

FA7703/04 are the PWM type DC-DC converter control ICs with 2ch output that can directly drive power MOSFETs. FA7703/04 feature CMOS devices with high breakdown voltage and also low power consumption are achieved. By means of their small and thin package (1.1mm max.), and high frequency operation (to 1MHz), FA7703/04 are completely suitable for the use of very small DC-DC converters. Besides, you can select a Pch or Nch type of MOSFET directly driven by FA7703/04, and also you can practically design any kind of DC-DC converter circuit like a boost converter, a buck converter, a inverting converter, a fly-back converter, and so on.

#### 1. Features

- Wide range of supply voltage: VCC=2.5 to 20V
- Direct driving of MOSFET
- Switching Pch/Nch driving is available (channel 1 only)
- Low current consumption is achieved by CMOS process: 1.8mA (typ.) in operation
- 2ch PWM control IC
- High frequency operation is available: 50kHz to 1MHz
- Simple setting of operation frequency with a timing resistor
- Soft start setting is available
- Setting of the limitation of maximum output duty cycle is available in each channel
- Built-in protection function for undervoltage lockout
- Highly accurate reference voltage: VREF: 1.00V±1%, VB: 1.00V±2%, VREG: 2.20V±2%
- Built-in output timer latched short-circuit protection circuit
- Thin and small package: TSSOP-16, SOP-16

#### 2. Outline

#### TSSOP-16 (V)

#### SOP-16 (M)









0.4 ±0.05



units:mm



1 27

#### 3.Block diagram



#### 4. Selection Gide

| E47703 | Ch.1(OUT1) | Buck, Boost, Fly-back        |
|--------|------------|------------------------------|
| FAITUS | Ch.2(OUT2) | Buck, Inverting (Pch driven) |
| EA7704 | Ch.1(OUT1) | Buck, Boost, Fly-back        |
| FA7704 | Ch.2(OUT2) | Boost, Fly-back (Nch driven) |

#### 5. Pin assignment

| Pin No | Pin<br>symbol | Description                                                        |
|--------|---------------|--------------------------------------------------------------------|
|        | Symbol        |                                                                    |
| 1      | RI            | Oscillator timing resistor                                         |
| 2      | CS            | Soft start, Timer latched short circuit protection, ON/OFF control |
| 3      | DT2           | Ch.2 Dead Time Adjustment                                          |
| 4      | IN2+          | Ch.2 non-inverting input to error amplifier                        |
| 5      | IN2-          | Ch.2 inverting input to error amplifier                            |
| 6      | FB2           | Ch.2 output o error amplifier                                      |
| 7      | GND           | Ground                                                             |
| 8      | OUT2          | Ch.2 output                                                        |
| 9      | VCC           | Power supply                                                       |
| 10     | OUT1          | Ch.1 output                                                        |
| 11     | SEL           | Selection of type of driven MOSFET (OUT1)                          |
| 12     | FB1           | Ch.1 output o error amplifier                                      |
| 13     | IN1-          | Ch.1 inverting input to error amplifier                            |
| 14     | REF           | Reference voltage                                                  |
| 15     | DT1           | Ch.1 Dead Time Adjustment                                          |
| 16     | REG           | Regulated voltage output                                           |



#### 6.Ratings and characteristics

The contents are subject to change without notice. When using a product, be sure to obtain the latest specifications.

#### (1)Absolute maximum ratings

| Item                          |              | Symbol  | Ratings        | Units |
|-------------------------------|--------------|---------|----------------|-------|
| Power supply voltage          |              | Vcc     | 20             | V     |
| REF Terminal output current   |              | IREF    | 1              | mA    |
| REG Terminal output current   |              | IREG    | 2              | mA    |
| OUT1, OUT2 Terminal sourc     | e current    | ISOpeak | -400(peak)     | mA    |
|                               |              | ISOcont | -50(continuos) | mA    |
| OUT1, OUT2 Terminal sink of   | current      | ISIpeak | +150(peak)     | mA    |
|                               |              | ISIcont | +50(continuos) | mA    |
| RT,CS,REG,REF,IN1-,IN2+,I     | N2-,FB1,     |         | +2.5(max.)     | V     |
| FB2,DT1,DT2,SEL1 Termina      | l voltage    | VLUGIC  | -0.3(min.)     | v     |
| Power dissipation             | TSSOP        | Da      | 300            | m\//  |
| (Ta≤25°C)*                    | l≤25°C)* SOP |         | 400            | 11100 |
| Operating ambient temperature |              | Ta      | -30 to +85     | С°    |
| Operating junction temperatu  | ure          | Tj      | +125           | С°    |
| Storage temperature           |              | Tstg    | -40 to +150    | ° C   |

\*:Maximum dissipation curve at Ta≥25°C is shown under figure.



#### (2)Recommended operating conditions

| Item                                    |                 | Symbol | MIN.                    | TYP. | MAX. | Units |
|-----------------------------------------|-----------------|--------|-------------------------|------|------|-------|
| Supply voltage                          |                 | Vcc    | 2.5                     | 6    | 18   | V     |
| DC feedback resistor of error amplifier |                 | Rnf    | 100                     |      |      | kΩ    |
| VCC terminal capacitance*               |                 | Cvcc   | 0.1                     |      |      | μF    |
| REG terminal capacitance                |                 | Creg   | 0.047                   | 0.1  | 1    | μF    |
| CS terminal capacitance                 |                 | Ccs    | 0.01                    |      | 10   | μF    |
| Oscillation frequency                   |                 | fosc   | 50                      |      | 1000 | kHz   |
| SEL1 terminal                           | Pch,PNP driving | VSEL1L | Connect to GND          |      |      |       |
| voltage                                 | Nch,NPN driving | VSEL1H | Connect to REG terminal |      |      |       |

\*Please select the proper value by input-output conditions of power supply.



#### (3)Electrical characteristics [Unless otherwise standard, Ta= $25^{\circ}$ C, Vcc=6V, RT=22k $\Omega$ ]

| (1) Internal Bias Section (REF terminal voltage) |        |                               |       |         |       |       |  |  |
|--------------------------------------------------|--------|-------------------------------|-------|---------|-------|-------|--|--|
| Item                                             | Symbol | Conditions                    | MIN.  | TYP.    | MAX.  | Units |  |  |
| Output Voltage                                   | Vocc   | REF terminal load current     | 0.990 | 1.000   | 1.010 | V     |  |  |
|                                                  | VREF   | IREF=0mA                      |       |         |       |       |  |  |
| Line Regulation                                  | VLINEF | Vcc=2.5 to 18V,IREF=0mA       |       | ±1      | ±5    | mV    |  |  |
| Load Regulation                                  | VLDF   | IREF=0 to 1mA                 | -10   | -3      |       | mV    |  |  |
| Variation                                        | VTCE   | Ta=-30 to +85°C               |       | -0.8 to |       | 0/2   |  |  |
| with temperature                                 | VICF   | Change rate for value at 25°C |       | +0.2    |       | 70    |  |  |

| (2) Regulated Voltage for Internal Control Blocks Section (REG terminal voltage) |        |                                                  |       |                 |       |       |  |  |
|----------------------------------------------------------------------------------|--------|--------------------------------------------------|-------|-----------------|-------|-------|--|--|
| Item                                                                             | Symbol | Conditions                                       | MIN.  | TYP.            | MAX.  | Units |  |  |
| Output Voltage                                                                   | Vreg   | REG terminal load current<br>IREG=0mA            | 2.156 | 2.200           | 2.244 | V     |  |  |
| Line Regulation                                                                  | VLINEG | Vcc=2.5 to 18V,IREG=0mA                          |       | ±4              | ±14   | mV    |  |  |
| Load Regulation                                                                  | Vldg   | IREG=0 to 2mA                                    | -12   | -2              |       | mV    |  |  |
| Variation<br>with temperature                                                    | VTCG   | Ta=-30 to +85°C<br>Change rate for value at 25°C |       | -0.8 to<br>+0.2 |       | %     |  |  |

| (3) Oscillator Section |        |                                |      |      |      |       |
|------------------------|--------|--------------------------------|------|------|------|-------|
| Item                   | Symbol | Conditions                     | MIN. | TYP. | MAX. | Units |
| Oscillation frequency  | fosc   | Rτ=22kΩ                        | 160  | 190  | 220  | kHz   |
| Line Regulation        | f LINE | Vcc=2.5 to 18V                 |      | ±0.1 |      | %     |
| Variation              | fTC1   | Ta=+25 to -30°C, f=50k to 1MHz |      | ±2   |      | %     |
| With temperature       | fTC2   | Ta=+25 to +85°C, f=50k to1MHz  |      | ±3   |      | %     |

| (4) Error Amplifier Section (Input:IN1-,IN2+,IN2-,Output:FB1,FB2 terminal) |        |                                     |       |       |       |       |  |
|----------------------------------------------------------------------------|--------|-------------------------------------|-------|-------|-------|-------|--|
| Item                                                                       | Symbol | Conditions                          | MIN.  | TYP.  | MAX.  | Units |  |
| Reference Voltage (ch1)                                                    | VB     | IN1- terminal threshold voltage     | 0.980 | 1.000 | 1.020 | V     |  |
| Input offset (ch2)                                                         | Vofst  | (IN2+) - (IN2-)                     | -     | -     | ±10   | mV    |  |
| Common mode input voltage                                                  | Vin    |                                     | 0.3   |       | 1.4   | V     |  |
| Input Current                                                              | lin    |                                     | -100  | 0     | +100  | nA    |  |
| Open Loop Gain                                                             | Avo    |                                     | 70    |       |       | dB    |  |
| Unity Gain Bandwidth                                                       | fT     |                                     |       | 1.5   |       | MHz   |  |
| Output Source Current                                                      | ЮНЕ    | FB1,2<br>terminal voltage=VREF-0.5V | -220  | -160  | -100  | μA    |  |
| Output sink Current                                                        | IOLE   | FB1,2 terminal voltage=0.5V         | 3     | 6     | 12    | mA    |  |

| (5) Pulse Width Modulation Section (FB1,FB2 terminal) |        |                 |       |       |       |       |  |
|-------------------------------------------------------|--------|-----------------|-------|-------|-------|-------|--|
| Item                                                  | Symbol | Conditions      | MIN.  | TYP.  | MAX.  | Units |  |
| Input threshold voltage                               | VFB0   | Duty Cycle=0%   | 0.550 | 0.650 | 0.750 | V     |  |
| Input threshold voltage                               | VFB100 | Duty Cycle=100% | 1.000 | 1.100 | 1.200 | V     |  |

| (6) Dead Time Adjustment Circuit Section (DT1, DT2 terminal) |        |                 |       |       |       |       |
|--------------------------------------------------------------|--------|-----------------|-------|-------|-------|-------|
| Item                                                         | Symbol | Conditions      | MIN.  | TYP.  | MAX.  | Units |
| Input threshold voltage                                      | Vdt0   | Duty Cycle=0%   | 0.550 | 0.650 | 0.750 | V     |
| Input threshold voltage                                      | VDT100 | Duty Cycle=100% | 1.000 | 1.100 | 1.200 | V     |



#### FA7703/04

| (7) Under Voltage Lock-Out Section (VCC terminal) |        |                 |      |      |      |       |  |  |
|---------------------------------------------------|--------|-----------------|------|------|------|-------|--|--|
| Item                                              | Symbol | Conditions      | MIN. | TYP. | MAX. | Units |  |  |
| ON threshold                                      | VCCON  |                 |      | 2.00 | 2.25 | V     |  |  |
| OFF threshold                                     | VCCOF  |                 | 1.40 | 1.85 |      | V     |  |  |
| Hysteresis Voltage                                | VCCHY  |                 | 0.05 | 0.15 | 0.35 | V     |  |  |
| Variation<br>with temperature                     | Vссну  | Ta=-30 to +25°C |      | +0.3 |      | mV/°C |  |  |
|                                                   |        | Ta=+25to +85°C  |      | -0.1 |      | mV/°C |  |  |

| (8) Soft Start Section (CS terminal) |        |                |       |       |       |       |
|--------------------------------------|--------|----------------|-------|-------|-------|-------|
| Item                                 | Symbol | Conditions     | MIN.  | TYP.  | MAX.  | Units |
| Output source current                | Ics    | CS=0V          | -2.8  | -2.2  | -1.6  | μA    |
| Threshold Voltage1                   | Vcs0   | Duty Cycle=0%  | 0.550 | 0.650 | 0.750 | V     |
| Threshold Voltage2                   | VCS50  | Duty Cycle=50% |       | 0.880 |       | V     |

| (9) Short circuit Protection Section (FB terminal, CS terminal) |        |                           |       |       |       |       |
|-----------------------------------------------------------------|--------|---------------------------|-------|-------|-------|-------|
| Item                                                            | Symbol | Conditions                | MIN.  | TYP.  | MAX.  | Units |
| Short Detection<br>Threshold Voltage                            | Vfbth  | FB terminal voltage       | 1.350 | 1.500 | 1.650 | V     |
| Latched Mode                                                    | Исети  | CS terminal voltage       | 1.900 | 2.000 | 2.100 | V     |
| Threshold Voltage                                               | VCSIN  |                           |       |       |       |       |
| Latched Mode                                                    | VCODE  | CS terminal voltage       |       | 1.830 |       | V     |
| Reset Voltage                                                   | VUSRE  |                           |       |       |       |       |
| Latched Mode                                                    | Veeuv  | CS terminal voltage       | 30    | 170   | 300   | mV    |
| Hysteresis                                                      | VCSHY  |                           |       |       |       |       |
| CS terminal                                                     | VCSCL1 | FB terminal voltage<1.35V | 1.200 | 1.270 | 1.340 | V     |
| Clamped Voltage                                                 | VCSCL2 | FB terminal voltage>1.65V | 2.120 | 2.200 | 2.280 | V     |

| (10) Output Stage Section (OUT1,OUT2 terminal,SEL1 terminal) |         |                                  |       |      |                                             |       |
|--------------------------------------------------------------|---------|----------------------------------|-------|------|---------------------------------------------|-------|
| Item                                                         | Symbol  | Conditions                       | MIN.  | TYP. | MAX.                                        | Units |
| High side on resistance                                      | Ronh    | VCC=6V,Source Current=-50mA      |       | 10   | 20                                          | Ω     |
| High side on resistance                                      | Ronh    | Vcc=2.5V,Source<br>Current=-50mA |       | 18   | 36                                          | Ω     |
| Low side on resistance                                       | Ronl    | Vcc=6V,Sink Current=+50mA        |       | 5    | 10                                          | Ω     |
| Low side on resistance                                       | Ronl    | Vcc=2.5V,Sink Current=+50mA      |       | 5    | 10                                          | Ω     |
| Rise Time                                                    | trn     | 330pF Load to GND terminal       |       | 20   |                                             | ns    |
|                                                              | trp     | 330pF Load to VCC terminal       |       | 20   |                                             | ns    |
| Fall Time                                                    | tfn     | 330pF Load to GND terminal       |       | 35   |                                             | ns    |
|                                                              | tfp     | 330pF Load to VCC terminal       |       | 35   |                                             | ns    |
| SEL1 terminal Input                                          |         | Pch-MOSFET,                      | 0     |      | 0.2                                         | V     |
| Voltage                                                      | VSELIL  | PNP transistor driving           |       |      |                                             |       |
| VSEL1H                                                       | VSEI 1H | Nch-MOSFET,                      | VREG- |      | VREG                                        | V     |
|                                                              | VOLLIII | NPN transistor driving           | 0.2   |      | 10 Ω<br>10 Ω<br>ns<br>ns<br>0.2 V<br>VREG V |       |

| (11) Overall Section (VCC terminal) |        |                            |      |      |      |       |
|-------------------------------------|--------|----------------------------|------|------|------|-------|
| Item                                | Symbol | Conditions                 | MIN. | TYP. | MAX. | Units |
| Operating mode                      |        | Duty Cycle=0%,OUT1/2:open  |      | 1.3  | 1.9  | mA    |
| Supply Current                      | ICC0   | CS=0V, FB1,FB2≈VREG        |      |      |      |       |
|                                     |        | R⊤=22kΩ,f≈190kHz           |      |      |      |       |
| 1004                                | 1004   | Duty Cycle=80%,OUT1/2:open |      | 1.8  | 2.7  | mA    |
|                                     | ICC1   | R⊤=22kΩ,f≈190kHz           |      |      |      |       |
|                                     | loca   | Duty Cycle=80%,OUT1/2:open |      | 3.1  | 4.7  | mA    |
| 1002                                |        | RT=3kΩ,f≈1MHz              |      |      |      |       |
| Latched mode                        |        | CS>2.1V,FB1,FB2≈VREG,      |      | 1.3  | 1.9  | mA    |
| Supply Current                      | ICCLAI | Rτ=22kΩ,f≈190kHz           |      |      |      |       |



#### 7. Characteristics curves



### Quality is our message





## Quality is our message













CS terminal source current vs.Ambient temperature





#### 8. Description of each circuit

#### (1)Reference Voltage Circuit

The reference voltage circuit of FA7703/04 generates the reference voltage (VREF) of 1.00V±1% compensated in temperature from VCC voltage, and the regulated voltage (VREG) of 2.2V ±2% for internal controlling. These voltages start to output when the undervoltage lockout protection (UVLO) is cancelled, and they stabilize after the supply voltage (VCC) reaches up to approx. 2.4V or higher. The reference voltage (VREF) is connected to the non-inverting input of Error Amplifier 1 and serves as the reference voltage of Error Amplifier 1. Because of Error Amplifiers have offset voltage then, the precision of voltage in practical use is 1.00V±2%. The voltage (VREF) outputs externally from REF terminal, therefore, it can serve as a stabilized power source. When using it, be sure to set the output current 1mA or below.

The regulated voltage (VREG) for internal controlling serves as the stabilized power source for maximum output duty setting or the like. Be sure to set the output current 2mA or below in operation in this case. This voltage also serves as the control power source of all the internal circuits of FA7703/04. A capacitor for stabilization (CREG) is needed to be VREG terminal. connected to the See conditions recommended operating to determine capacitance.

#### (2)Oscillator

The oscillator of FA7703/04 generates triangular waveforms by charging and discharging the built-in capacitor. Any desired oscillation frequency can be obtained by setting the value of the resistor connected to RT terminal (Fig. 1).

The voltage oscillates between approximately 0.65V and 1.10V in charging and discharging with almost the same gradients (Fig. 2). Your desired oscillation frequency can be determined by changing the gradient using the resistor (RT) connected to RT terminal. (Large RT: Low frequency, small RT: High frequency) The waveforms of oscillator cannot be observed from the outside because a terminal for this purpose is not provided.

Approximately DC 1V is output to RT terminal.

### - Quality is our message

The oscillator output is connected to PWM comparator.



#### (3)Error Amplifier Circuit

Error Amplifier 1 of FA7703/04 has the inverting input IN1(-) terminal (Pin13). The non-Inverting input is internally connected to the reference voltage (VB) of 1.00V±2% at 25°C. Because error Amplifier 2 of FA7703/04 has the inverting input IN2(-) terminal (Pin5) and non-inverted input IN2(+) terminal (Pin4) outputting externally, various circuit can be designed by kinds of external circuit structures. FB terminals (Pin6, Pin12) are the outputs of Error Amplifiers. Voltage Gain and phase compensation can be set by connecting a capacitor (C) and a resistor (R) between FB terminal and IN(-) terminal.(Fig. 3) For more information about the connection for each output voltage of power supply, refer to Design Advice.





#### (4)PWM comparator

PWM comparator of FA7703/04 has 4 input terminals. (Fig. 4) The oscillator output @ is compared with the CS terminal voltage ①, the DT terminal voltage③, and the Error Amplifier output ④. Among those 3 inputs of ①, ③, and ④, the one with the lowest voltage is chosen and given priority. While the value of the chosen voltage is lower than the value of the waveform of oscillator output, PWM comparator output is set to LOW. Similarly, while the value of the chosen voltage is higher than the waveform of oscillator output, PWM comparator output is set to HIGH. (Fig. 5)

When FA7703/04 are turning ON, the soft start function starts according to the CS terminal voltage ①, then the output pulses begin to widen gradually. The maximum pulse width is adjusted by changing the DT terminal voltage. In steady operation, the pulse width is determined with the condition of the Error Amplifier output ④, and then the output voltage of DC-DC converter is stabilized. The operation flow chart of PWM comparator and OUT terminal is shown in Fig. 5. The output polarity of OUT1 terminal changes according to the condition of SEL1 terminal. The polarity of OUT 2 terminal is different between FA7703 and FA7704; accordingly, select the type for your desired circuit design.







### • Quality is our message

#### (5)Soft start function

As described in Fig. 6, a capacitor CCS is connected to CS terminal. When the power supply of FA7703/04 starts and the undervoltage lockout protection circuit (UVLO) is cancelled, the capacitor CCs is charged by the internal current source (2.2 $\mu$ A. typ.), and the voltage of CS terminal rises gradually. Since the voltage of CS terminal is connected to PWM comparator, the output pulses begin to widen gradually, and then the soft start function starts as a result. (Fig. 5)



Fig.6

#### (6)Timer latch short-circuit protection circuit

The short-circuit protection circuit of FA7703/04 consists of two comparators. (S.C. DET comparator, S.C.P comparator) In steady operation, the output of Error Amplifier is approximately 1V, accordingly, the output of S.C.DET comparator is set to High, and the voltage of CS terminal is clamped at 1.27V. If the output voltage drops due to a short-circuit or the like, the output voltage of Error Amplifiers rises. When the output voltage of Error Amplifiers exceeds 1.5V(typ.), the output of S.C.DET comparator is set to Low, and the clamp action at the CS terminal voltage of 1.27V is cancelled, then the voltage of CS terminal rises up to the VREG voltage. When the voltage of CS terminal exceeds 2.0V(typ.), the output of S.C.P comparator is set to High, accordingly, the output of FA7703/04 is shut off. In this case, FA7703/04 operate in OFF latch mode and the current consumption in this mode is 1.3mA(typ.). The operating waveform of the voltage of CS terminal is shown in Fig. 7.

The approximate time (tp) between the occurrence of a short-circuit in the output and the triggering of the short-circuit protection



function can be calculated with

$$tp[s] \approx \frac{0.7 \times Ccs}{Ics}$$

where, Ccs: Capacitance of CS terminal [ $\mu$ F] Ics: Output source current of CS terminal [ $\mu$ A] (2.2 $\mu$ A, typ.)

You can reset the timer latch action for the short-circuit protection function by changing the voltage of either VCC terminal or CS terminal to the following values.

VCC terminal: below UVLO voltage (1.85V typ.) CS terminal: below 1.83V(typ.)



#### (7)Output circuit

FA7703/04 contain a push-pull output stage and can directly drive MOSFETs. The peak current of OUT terminal is the maximum sink current of +150mA, and the source current of -400mA. FA7703/04 can also drive both NPN and PNP type transistors. And in such cases, the maximum continuous current is  $\pm$ 50mA. When designing the value of output current, be sure to consider the allowable loss accordingly. (See Design advice)

Ch1 of FA7703/04 is available for driving both types of MOSFETs and you can determine the type of MOSFET, which is connected externally by selecting the connection of SEL1 terminal (Pin11). If SEL terminal is connected to GND terminal, FA7703/04 can drive a Pch MOSFET. If SEL terminal is connected to REG terminal, they can drive Nch MOSFET.

You can accordingly design a buck converter circuit by Pch MOSFET driving, and a boost circuit or a fly-back converter circuit by Nch MOSFET driving.

DO NOT leave SEL1 terminal open in operation, and be sure to connect it to either GND terminal or REG terminal.

### Quality is our message

# (8)Power good signal/Undervoltage lockout protection circuit (UVLO)

To protect FA7703/04 from malfunction when the supply voltage drops, there is built-in undervoltage lockout as a protection circuit. When the supply voltage rises from 0V, the UVLO circuit is canceled at VCC of 2.0V(typ.). When the supply voltage drops, the UVLO circuit shuts off the output at VCC of 1.85V(typ.). In this case, CS terminal is reset to Low level.

Power good signal circuit monitors the voltage of REG terminal, and it stops the output of FA7703/04 until the voltage of REG terminal exceeds approximately 1.9V in order to protect the ICs from malfunction.



#### 9. Design advice

#### (1)Setting oscillation frequency

As described in "(2) Oscillator" of "Description of each circuit", any desired oscillation frequency can be obtained by setting the value of the resistor connected to RT terminal. (Fig. 1) The desired oscillation frequency should be set between 50kHz and 1MHz. The oscillation frequency to RT can be obtained from the chart of "Oscillation frequency vs. timing resistor" characteristic curves or by calculating with the formulas below.

$$fosc = 3 \times 10^{3} \times Rt^{-0.907}$$
$$Rt = \left(\frac{3 \times 10^{3}}{fosc}\right)^{1.1}$$

where, fosc: Oscillation frequency [kHz]

RT: Timing resistor  $[k\Omega]$ 

These formulas can only be used for rough calculation; accordingly, be careful when designing, because the value obtained is not guaranteed. The operation frequency varies due to the conditions of the tolerance of IC influence for noises, or external discrete components etc. When determining the values, be sure to verify the effectiveness of the values you calculated in an actual circuit operation.

Because it is easily affected by noises by the high impedance, the resistor RT should be connected as shortly as possible near RT terminal and GND terminal,

# (2)Operation around the maximum or the minimum output duty cycle

As described in the charts of "FB terminal voltage vs. output duty cycle", "DT terminal voltage vs. output duty cycle", "CS terminal voltage vs. output duty cycle" characteristic curves, the output duty of FA7703/04 changes sharply around the minimum and the maximum output duty. This phenomenon occurs more conspicuously when operating in a high frequency (i.e. when the pulse width is narrow). Cautious care must be taken when using high frequency.

### - Quality is our message

#### (3)Determining soft start period

The time from the start of charging CS terminal to n% output duty cycle can be roughly calculated by the following expression.

$$ts[s] = \frac{V_{CSn} \times C_{CS}}{I_{CS}}$$

where, VCSn: CS terminal voltage in the output duty of n% [V]

Ccs: Capacitance of capacitor of CS terminal  $[\mu F]$ 

Ics: Output source current of CS terminal [ $\mu$ A] 2.2 $\mu$ A (typ.)

VCSn represents the voltage of CS terminal in the output duty of n%, and it changes according to the operation frequency. The value is obtained simply from the chart of "CS terminal voltage vs. output duty cycle" characteristic curves.

Since the output source current of CS terminal is  $2.2\mu A$ , which it is rather small, if the capacitor has leak current, then the period of soft start (ts) is easily affected. Therefore, cautious care must be taken when determining the value.

Charging of CS terminal begins after UVLO is cancelled. Note that the time from power-on of Power supply to start of charging Ccs is t0 which is not zero as described in Fig. 8. be careful.

To reset the soft start function, the voltage of CS terminal is discharged with FA7703/04's internal switch triggered by lowering the voltage of Power supply below the voltage of UVLO (1.85V, typ.). If Power supply restarts before the voltage is sufficiently discharged, the soft start function might not properly operate. accordingly, cautious care must be taken about it.



Fig.8



#### (4)Setting the maximum output duty

If you need to control the maximum output duty in the DC-DC converter circuit, you can control pulse width by connecting REG terminal to DT terminal divided with resistors R5 and R6, as described in Fig. 9. The output duty of the voltage of DT terminal in this case changes according to the operation frequency, as described in the chart of "DT terminal voltage vs. output duty cycle" characteristic curves. Set the output duty accordingly based on your required operation frequency. If the maximum output duty setting is not needed, be sure to connect DT terminal directly to REG terminal. In this case, the pulse width widens up to the output duty of 100%.

The voltage of DT terminal should be set in the range of 0.65V to 1.1V(typ.). There is a possibility of distortion of the output pulses if strong noises or the like are applied to DT terminal. When conducting pattern wiring, do it as close to each terminal of the IC as possible. Besides, it is strongly recommended to connect a capacitor CDT for a filter of noise prevention.



# (5)Pull-up/Pull-down resistor at the output section

The power source of FA7703/04 to control the output section is supplied from the voltage of VREG, the voltage of this power source is accordingly not stationary below the UVLO voltage. On the other hand, OUT terminal becomes unsteady condition while Power supply voltage is below UVLO voltage. Be sure to connect a pull-up resistor/pull-down resistor according to Fig. 10. (See Fig. 10)

#### Quality is our message

# (6)Restriction of external discrete components/Recommended operating conditions

To achieve a stable operation of FA7703/04, the values of external discrete components connected to VCC, REF, and CS terminals of this IC should be within the range of recommended operating conditions. And also the voltage and the current applied to each terminal should be within the recommended operating conditions.

A Pch MOSFET is installed between VCC terminal and OUT1 terminal, and between VCC terminal and OUT2 terminal. Since the Pch MOSFET has a parasitic diode, if the voltage of OUT1 and OUT2 terminals becomes higher than the VCC terminal voltage, the current flows from each terminal to VCC terminal. Cautious care must be taken accordingly when designing.





Fig.10



#### (7)Loss Calculation

Since it is difficult to measure IC loss directly, the calculation to obtain the approximate loss of the IC connected directly to a MOSFET is described below.

When the supply voltage is VCC, the current consumption of the IC is Icc1, the total input gate charge of the driven MOSFET is Qg and the switching frequency is fsw, the total loss Pd of the IC can be calculated by:

 $Pd \approx VCC \times (ICC1+Qg \times fsw).$ 

The value in this expression is influenced by the effects of the dependency of supply voltage, the characteristics of temperature, or the tolerance of parameter. Therefore, evaluate the appropriateness of IC loss sufficiently considering the range of values of above parameters under all conditions.

#### Example)

ICC1=1.8mA for VCC=6.0V in the case of a typical IC from the characteristics curve. Qg=6nC, fsw=190kHz, the IC loss "Pd" is as follows.

 $Pd \approx 6.0 \times (1.6mA+6nC \times 190kHz) \approx 17.6mW$ 

if two MOSFETs are driven under the same condition for 2 channels, Pd is as follows:

 $Pd \approx 6.0 \times \{1.8mA+2 \times (6nC \times 190kHz)\}=24.5mW$ 

#### (8)Performance of output stage

The performance of the output stage of FA7703/04 is the maximum sink current of 150mA and the maximum source current of 400mA. The switching element externally attached to FA7703/04 might affect switching speed of the ICs. Cautious care must be taken about it especially in high frequency operation. If the performance of the ICs is not sufficient for your design, consider adding a buffer circuit to improve the performance.

#### (9)In the case of bipolar driving

If using a bipolar transistor as the switching element, there is a possibility of the damage from burnout due to excessive current flow because the ICs doesn't contain an internal limiter resistance. Therefore, be sure to install a base resistor. (Fig. 11) In the case of driving a bipolar transistor, control the output current of OUT terminal within 50mA(continuous) in operation. If you want to speed up the switching speed, it is quite effective to install a capacitor CB in addition.

Quality is our message



#### (10)ON/OFF control

FA7703/04 can be turned ON/OFF at CS terminal by external signal. The way to conduct ON/OFF control is also shown in Fig. 12. When the voltage of CS terminal is below the threshold voltage, the duty becomes 0% and the output turns OFF. The current consumption in this case is 1.3mA(typ.). To switch the ICs ON, just turning CS terminal open, then the soft start function restarts, and the output turns back ON. ON/OFF control at CS terminal is used for both channel, and the control of each channel is not allowed.





# (11)Setting of the output voltage of DC-DC converter

Figure 13 shows the ways to set each channel of the output voltage of DC-DC converter. The precision of output voltage based on FA7703/04's characteristics depends on the variation of the voltage of VB ( $\pm 2\%$ ) and VREF ( $\pm 1\%$ ), and also on offset voltage, and temperature characteristics.

selection Guide

| FA7703  | Ch1 | Buck, Boost, Fly-back        |  |  |  |
|---------|-----|------------------------------|--|--|--|
| 1 47703 | Ch2 | Buck, Inverting (Pch driven) |  |  |  |
| EA7704  | Ch1 | Buck, Boost, Fly-back        |  |  |  |
| 1 7/104 | Ch2 | Boost, Fly-back (Nch driven) |  |  |  |

#### If using FA7703/04, and building:

In the case of a boost, a buck, or a fly-back circuit in ch1, the output voltage can be calculated with:

$$Vout1 = \frac{R1 + R2}{R2} \times V_B$$

If using FA7703, and building:

A buck circuit in ch2, the output voltage can be calculated with:

$$Vout2 = \frac{R3 + R4}{R3} \times V_{REF}$$

A inverting circuit in ch2, the output voltage can be calculated

with the following formula. (the output voltage is negative.)

$$Vout2 = \frac{R3 + R4}{R3} \times V1 - \frac{R4}{R3} \times V_{REF}$$
  
where  $V1 = \frac{R8}{K} \times V_{REF}$ 

, where  $V1 = \frac{RO}{R7 + R8} \times V_{REF}$ 

The ratio of resistance can be calculated with:

$$\frac{R3}{R4} = \frac{V_{REF} - V1}{Vout2 + V1}$$

(Use the absolute value of Vout2 voltage) If setting R7=R8, then,

$$Vout2 = V_{REF} \times \left(\frac{R3 - R4}{2R3}\right)$$

#### If using FA7704, and building:

A boost, or fly-back circuit in ch2, the output voltage can be calculated with:

$$Vout2 = \frac{R3 + R4}{R3} \times V_{REF}$$

### Quality is our message

Ch1:Buck(FA7703/04)











Ch2:Inverting(FA7703)





Please note that DO NOT leave SEL1 terminal open in operation, and be sure to connect it to GND or VREG terminal.



# (12)To protect FA7703/04 from application of negative voltage

If rather large negative voltage is applied to any terminal of FA7703/04, then internal parasitic elements start operating, and they may cause malfunctions. Accordingly, the negative voltage, which is applied to each terminal of the ICs, must be kept above -0.3V.

In the case of OUT terminal, in particular, the oscillation of voltage occurring after MOSFET's turning off can be applied to OUT terminal through MOSFET's parasitic capacitance. As a result, there is a possibility that the negative voltage is applied to OUT terminal. If this negative voltage reaches -0.3V or below, connect an Schottky barrier diode between OUT terminal and GND terminal as shown in Fig. 14. The Schottky barrier diode's forward direction voltage clamps the voltage applied to OUT terminal. In this case, use the Schottky barrier diode with low voltage drop in forward direction. Other terminals should be kept above -0.3 V also based on the same reasons.



# (13)Forbidden use of external forcible latched operation for CS terminal

If the external voltage of 2.0V or more is forcibly applied to CS terminal in normal operation (clamped at 1.2V), the IC may be seriously damaged because the clamp circuit is not equipped with any resistor for limiter. Therefore, DO NOT apply external high voltage to CS terminal.



#### 10.Application circuit





