

### **Product Description**

Sirenza Microdevices' SZA-2044 is a high efficiency class AB Heterojunction Bipolar Transistor (HBT) amplifier housed in a low-cost surface-mountable plastic package. This HBT amplifier is made with InGaP on GaAs device technology and fabricated with MOCVD for an ideal combination of low cost and high reliability.

This product is specifically designed as a final stage for 802.11b/g and 801.16 equipment in the 2.0-2.7 GHz bands. It can run from a 3V to 5V supply. Optimized on-chip impedance matching circuitry provides a  $50\Omega$  nominal RF input impedance. The external output match and bias adjustability allows load line optimization for other applications or over narrower bands. It features an output power detector, on/off power control and high RF overdrive robustness.

#### **Functional Block Diagram**



### **SZA-2044**

### 2.0-2.7 GHz 5V 1W Power Amplifier



4mm x 4mm QFN Package

### **Product Features**

- 802.11g 54Mb/s Class AB Performance Pout = 22.5dBm @ 3% EVM, 5V, 340mA Pout = 18dBm @ 3% EVM, 3.3V, 175mA
- **On-chip Output Power Detector**
- P1dB = 29.5dBm @ 5V, P1dB = 25dBm @ 3.3V
- Robust Survives RF Input Power = +15dBm
  - 1000V ESD Class 1C
- Power up/down control < 1μs

### **Applications**

- 802.11b/g WLAN
- 2.4GHz ISM General Purpose Applications
- WiMax 802.16, MMDS and MDS bands

### **Key Specifications**

| Symbol               | Parameters: Test Conditions, App circuit page 4<br>Z <sub>0</sub> = 50Ω, V <sub>CC</sub> = 5.0V, Iq = 300mÅ, T <sub>BP</sub> = 30°C | Unit  | Min. | Тур.       | Max. |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|------|------------|------|
| $f_O$                | Frequency of Operation                                                                                                              | MHz   | 2000 |            | 2700 |
| D                    | Output Power at 1dB Compression – 2.4 GHz                                                                                           | dBm   |      | 29.5       |      |
| $P_{1dB}$            | Output Power at 1dB Compression – 2.5 GHz                                                                                           | ubiii | 28.0 | 29.5       |      |
| Q                    | Small Signal Gain at 2.4 GHz                                                                                                        | dB    | 23.5 | 25.5       | 27.5 |
| S <sub>21</sub>      | Small Signal Gain at 2.5 GHz                                                                                                        | - GB  | 23.5 | 25.5       | 27.5 |
| Pout                 | Output power at 3% EVM 802.11g 54Mb/s - 2.4GHz                                                                                      | dBm   |      | 22.5       |      |
| Fout                 | Output Power at 3% EVM 802.11g 54Mb/s - 2.5GHz                                                                                      | ubiii |      | 22.5       |      |
| NF                   | Noise Figure at 2.5 GHz                                                                                                             | dB    |      | 6.1        |      |
| IM3                  | Third Order Intermod at 18dBm per tone - 2.5GHz                                                                                     | dBc   |      | -44        | -40  |
| IRL                  | Worst Case Input Return Loss 2.4-2.5GHz                                                                                             | dB    | 10   | 13         |      |
| ORL                  | Worst Case Output Return Loss 2.4-2.5GHz                                                                                            | - GB  | 9    | 11         |      |
| Vdet Range           | Output Voltage Range for Pout=15dBm to 29dBm                                                                                        | V     |      | 0.9 to 1.7 |      |
| I <sub>cq</sub>      | Quiescent Current (V <sub>cc</sub> = 5V)                                                                                            | mA    | 255  | 300        | 345  |
| I <sub>VPC</sub>     | Power Up Control Current, Vpc=5V, (I <sub>VPC1</sub> + I <sub>VPC2</sub> )                                                          | mA    |      | 1.9        |      |
| R <sub>th, j-l</sub> | Thermal Resistance (junction - lead)                                                                                                | °C/W  |      | 28         |      |

The information provided herein is believed to be reliable at press time. Sirenza Microdevices assumes no responsibility for inaccuracies or ommisions.

http://www.sirenza.com EDS-103612 Rev C



**Pin Out Description** 

| Pin #                                  | Function | Description                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,2,4,5,<br>7,9,11,<br>13,<br>15,17,19 | N/C      | These are unused pins and not wired inside the package. They may be grounded or connected to adjacent pins.                                                                                                                                                                                                                                                                                |
| 6                                      | VPC1     | VPC1 is the bias control pin for the stage 1 active bias circuit. An external series resistor is required for proper setting of bias levels. Refer to the evaluation board schematic for resistor value. To prevent potential damage, do not apply voltage to this pin that is +1V greater than voltage applied to pin 20 (Vbias) unless Vpc supply current capability is less than 10 mA. |
| 8                                      | VPC2     | VPC2 is the bias control pin for the stage 2 active bias circuit. An external series resistor is required for proper setting of bias levels. Refer to the evaluation board schematic for resistor value. To prevent potential damage, do not apply voltage to this pin that is +1V greater than voltage applied to pin 20 (Vbias) unless Vpc supply current capability is less than 10 mA. |
| 10                                     | Vdet     | Output power detector voltage. Load with > 10K ohms for best performance                                                                                                                                                                                                                                                                                                                   |
| 3                                      | RFIN     | RF input pin. This is DC grounded internal to the IC. Do not apply voltage to this pin.                                                                                                                                                                                                                                                                                                    |
| 12,14                                  | RFOUT    | RF output pin. This is also another connection to the 2nd stage collector.                                                                                                                                                                                                                                                                                                                 |
| 16                                     | VC2      | 2nd stage collector bias pin. Apply 3.0 to 5.0V to this pin.                                                                                                                                                                                                                                                                                                                               |
| 18                                     | VC1      | 1st stage collector bias pin. Apply 3.0 to 5.0V to this pin.                                                                                                                                                                                                                                                                                                                               |
| 20                                     | Vbias    | Active bias network VCC. Apply 3.0 to 5.0V to this pin.                                                                                                                                                                                                                                                                                                                                    |
| EPAD                                   | Gnd      | Exposed area on the bottom side of the package needs to be soldered to the ground plane of the board for optimum thermal and RF performance. Several vias should be located under the EPAD as shown in the recommended land pattern (page 5).                                                                                                                                              |

### **Simplified Device Schematic**





### **Caution: ESD Sensitive**

Appropriate precaution in handling, packaging and testing devices must be observed.

### **Absolute Maximum Ratings**

| , moorate maximum ramige                         |             |      |
|--------------------------------------------------|-------------|------|
| Parameters                                       | Value       | Unit |
| VC2 Collector Bias Current (I <sub>VC2</sub> )   | 500         | mA   |
| VC1 Collector Bias Current (I <sub>VC1</sub> )   | 150         | mA   |
| Device Voltage (V <sub>D</sub> )                 | 7.0         | V    |
| Power Dissipation                                | 3           | W    |
| Operating Lead Temperature (T <sub>L</sub> )     | -40 to +85  | °C   |
| Max RF Input Power for 50 ohm output load        | 15          | dBm  |
| Max RF Input Power for 10:1 VSWR RF out load     | 8           | dBm  |
| Storage Temperature Range                        | -40 to +150 | °C   |
| Operating Junction Temperature (T <sub>J</sub> ) | +150        | °C   |
| ESD Human Body Model (Class 1C)                  | >1000       | V    |

Operation of this device beyond any one of these limits may cause permanent damage. For reliable continuous operation the device voltage and current must not exceed the maximum operating values specified in the table on page one.

Bias conditions should also satisfy the following expression:  $I_DV_D < (T_J - T_L)\,/\,R_{TH^*}\,j\text{--}I$ 

303 South Technology Court Broomfield, CO 80021

Phone: (800) SMI-MMIC 2

http://www.sirenza.com EDS-103612 Rev C



## Performance: 2.3 - 2.7 GHz Evaluation Board Data ( $V_{cc} = V_{pc} = 5.0V$ , $I_q = 300$ mA)





## Performance: 2.3 - 2.7 GHz Evaluation Board Data ( $V_{cc} = V_{pc} = 5.0V$ , $I_q = 300$ mA)





## Performance: 2.3 - 2.7 GHz Evaluation Board Data ( $V_{cc} = V_{pc} = 5.0V$ , $I_q = 300$ mA)











### Performance: 2.3 - 2.7 GHz Evaluation Board Data ( $V_{cc} = V_{pc} = 5.0V$ , $I_q = 300 mA$ )

802.11b Spectral Regrowth vs. Output Power at 2.4 GHz



### Output Power Spectrum 802.11b 11mbps cck, Pout = 27.8dBm at 2.4GHz



Date: 3.AUG.2004 15:48:28

303 South Technology Court Broomfield, CO 80021

Phone: (800) SMI-MMIC 6

MIC <u>http://www.sirenza.com</u> EDS-103612 Rev C



### 2.0 - 2.7 GHz Evaluation Board Schematic For V+ = Vcc = 5.0V



### For /CC=3.3V application circuit, contact Applications Engineering.

### 2.0 - 2.7 GHz Evaluation Board Layout For V+ = Vcc = 5.0V

Board material GETEK, 10mil thick, Dk=3.9, 2 oz. copper



| 21     | SZA-2044                                        |
|--------|-------------------------------------------------|
| R1     | Sec Table 2, 6402 1%                            |
| R2     | Sec. Table, 2, 0402 1%                          |
| ₹.:    | 47K OH <b>W</b> , 0603 or 0402                  |
| ₹4     | 0 OHM, 0603 or 0402                             |
| ₹5     | Sec Table 2, 0402 1%                            |
| - 11   | 1uF 16V TANTALUM CAP                            |
| 02,4,6 | 0.1uF CAP, 0603 or 0402                         |
| Car    | See Tuble 1, 0603                               |
| Ca     | Sec Table 1, 0603                               |
| L1     | 33nH IND, 0603<br>(TOKO LL1008-FHZ3NL DK EQUIV) |

DELURIPTION

|      | ┨  | Ereq.        | Rango       | (,         |     |
|------|----|--------------|-------------|------------|-----|
|      |    | 2.0 - 2.1    | 2 GHz       | 1.0pF      | Ι   |
| 1.7/ |    | 2.3 - 2.1    | 7 GHz       | 0.apF      |     |
| 1%   | Tu | ible 1: Qutp | out match   | ing capac  | ite |
| 0402 |    | (Vne         | := : /,  q= | .502mA)    |     |
| 02   |    |              |             |            |     |
| 1%   |    | /Fic(7)      | ₹1          | ₹ <u>C</u> |     |
| CA⊇  |    | 2.9          | 34.8        | 27.4       | T   |
|      |    |              |             |            |     |

### Important Note:

Pins 1,2,4,5,7,9,11,13,15,17,19 are unwired (N/C) inside the package. Refer to page 2 for detailed pin descriptions. Some of these pins are wired to adjacent pins or grounded as shown in the application circuit. This is to maintain consistency with the evaluation board layout shown below. It is recommended to use this layout and wiring to achieve the specified performance.

#### Note:

Application circuits are available for 2.1-2.4GHz and 2.5-2.7GHz bands. Only the output matching circuit component values change. Contact applications engineering.



### Part Number Ordering Information

| Part Number | Reel Size | Devices/Reel |  |  |
|-------------|-----------|--------------|--|--|
| SZA-2044    | 13"       | 3000         |  |  |

### **Part Symbolization**

The part will be symbolized with an "SZA-2044" marking designator on the top surface of the package.

### Package Outline Drawing (dimensions in mm):



### Recommended Land Pattern (dimensions in mm[in]):



# Recommended PCB Soldermask (SMBOC) for Land Pattern (dimensions in mm[in]):



303 South Technology Court Broomfield, CO 80021

Phone: (800) SMI-MMIC 8 http://www.sirenza.com EDS-103612 Rev C